Claims
- 1. A multi-finger input buffer for an integrated circuit comprising parallel buffer elements,
- each buffer element including:
- a pull-up device having a first node coupled to a logic high voltage and a second node coupled to an input voltage; and
- an NMOS pull-down transistor, the source of which is coupled to a logic low voltage, the drain of which is coupled to said input voltage, the gate of which is floating and capacitively coupled to a metal structure coupled to said logic low voltage;
- each said NMOS pull-down transistor having a respective first breakdown voltage and a respective second breakdown voltage so that said buffer elements are collectively characterized by a range of first breakdown voltages having a maximum first breakdown voltage, and by a range of second breakdown voltages having a minimum second breakdown voltage greater than said maximum first breakdown voltage.
- 2. A multi-finger input buffer as recited in claim 1 wherein each said NMOS has a respective gate-to-metal capacitance C2 and a respective gate-to-drain capacitance C1, where C2/C1 is greater than 1/20.
- 3. A multi-finger input buffer as recited in claim 1 wherein each said NMOS has a respective gate-to-metal capacitance C2 and a respective gate-to-drain capacitance C1, where C2 and C1 are selected so that the respective gate voltage is between 1-2 volts when the respective drain voltage is between 8-12 volts.
Parent Case Info
This is a continuing application of U.S. patent application Ser. No. 08/275,185, filed Jul. 14, 1994, now abandoned.
US Referenced Citations (8)
Continuations (1)
|
Number |
Date |
Country |
Parent |
275185 |
Jul 1994 |
|