The present disclosure relates to power electronic circuits, and more particularly to multi-level hysteresis voltage controllers for voltage modulators and methods for control thereof.
Voltage modulators have been used widely for broadcast, medical, industrial and research applications. The most common voltage modulation techniques include Pulsed Step Modulation, Coarse Step Modulation, Pulsed Width Modulation, and hybrid modifications thereof.
These common modulation techniques have several drawbacks. For instance, these common modulation techniques are linear methods that require a proportional-integral (PI) controller with an additional feedforward loop in a control system to estimate a modulation index or duty cycle at every step of discretization. In addition, low frequency pulsations of output voltage usually occur in these common modulation techniques due to unbalance of DC-link voltages, variation in parameters of passive elements, and deviations of duty cycles of series connected modules. Lastly, there is a strong correlation between parameters of the PI-controller and load parameters in these common modulation techniques. Therefore, if load characteristics change rapidly and over a wide range, then the PI-controller is not capable of operating efficiently and fast enough to minimize a control error in transient periods.
Hysteresis is a phenomenon in which the response of a physical system to an external influence depends not only on the present magnitude of that influence but also on the previous history of the system. Expressed mathematically, the response to the external influence is a doubled-valued function; one value applies when the influence is increasing, while the other value applies when the influence is decreasing.
Among existing control techniques, nonlinear hysteresis band voltage control remains the simplest and fastest method. Beyond a fast response of a voltage control loop, the nonlinear hysteresis band voltage control method does not require any knowledge of variation of load parameters. However, the hysteresis voltage control technique for voltage modulators becomes increasingly complicated with an increased number of power cells connected in series.
In view of the foregoing limitations, it is desirable to provide a multilevel hysteresis voltage controller (MHVC) for voltage modulators having any number of series connected power cells while providing very accurate voltage regulation in a wide range of load parameters fluctuations.
The embodiments of the present disclosure are directed to systems and methods that facilitate simple and effective multilevel hysteresis voltage control methods for cascaded multilevel voltage modulators. In embodiments, a cascaded multilevel modulator comprises a plurality of power cells connected in series and has any positive integer number of output voltage levels to quickly, effectively, and precisely control any unipolar voltage on the load of the voltage modulator, and transfer electrical power from an electrical grid via AC/DC converters or directly from energy storage elements of the power cells to that load. The embodiments are also directed to a method of operational rotation of the power cells of a multilevel voltage modulator, which ensures an equal power sharing among the power cells and voltage balancing of the energy storage elements of the power cells of the modulator.
The embodiments presented herein may advantageously be used in a variety of applications in which voltage regulated modulators are employed. Examples of such applications may include, without limitation, power electronics circuits comprising: electrode biasing power supplies for Tokamak and FRC plasma reactors; power supplies for neutral beam injectors; magnetron modulators; klystron modulators; E-gun modulators; high power X-ray power supplies; mediumwave and longwave transmitters; and shortwave solid-state transmitters.
Other systems, methods, features and advantages of the example embodiments will be or will become apparent to one with skill in the art upon examination of the following figures and detailed description.
The details of the example embodiments, including structure and operation, may be gleaned in part by study of the accompanying figures, in which like reference numerals refer to like parts. The components in the figures are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the disclosure. Moreover, all illustrations are intended to convey concepts, where relative sizes, shapes and other detailed attributes may be illustrated schematically rather than literally or precisely.
It should be noted that elements of similar structures or functions are generally represented by like reference numerals for illustrative purpose throughout the figures. It should also be noted that the figures are only intended to facilitate the description of the preferred embodiments.
The following embodiments are described in detail to enable those skilled in the art to make and use various embodiments of the present disclosure. It is understood that other embodiments would be evident based on the present disclosure, and that system, process, or changes may be made without departing from the scope of the present embodiments.
In the following description, numerous specific details are given to provide a thorough understanding of the present embodiments. However, it will be apparent that the present embodiments may be practiced without these specific details. In order to increase clarity, some well-known circuits, system configurations, and process steps may not be described in detail.
The drawings showing embodiments of the present disclosure are semi-diagrammatic and not to scale and, particularly, some of the dimensions are for the clarity of presentation and are shown exaggerated in the drawing Figures.
The embodiments of the present disclosure are directed to systems and methods that facilitate simple and effective multilevel hysteresis voltage control methods for cascaded multilevel voltage modulators. In embodiments, a cascaded multilevel modulator comprises a plurality of power cells connected in series and has any positive integer number of output voltage levels to quickly, effectively, and precisely control any unipolar voltage on the load of the voltage modulator, and transfer electrical power from an electrical grid via AC/DC converters or directly from energy storage elements of the power cells to that load. The embodiments are also directed to a method of operational rotation of the power cells of a multilevel voltage modulator, which ensures an equal power sharing among the power cells and voltage balancing of the energy storage elements of the power cells of the modulator
In embodiments, an exemplary multilevel hysteresis voltage controller (MHVC) has a robust structure, which is free from the above-mentioned drawbacks and does not have any additional regulation loops other than a voltage hysteresis loop. The output voltages of all power cells of the voltage modulator are adjusted dynamically and in an automated manner by MHVC to maintain a minimum preset value of output voltage regulation error, excluding an influence of variation of parameters of passive components and the propagation delays of control signals on the output voltage oscillations. There are three major and interlinked tasks that are performed by the MHVC: 1) maintenance of an voltage modulator's output voltage within the preset boundaries of regulation error; 2) identification of appropriate output voltage level at any moment of time; and 3) rotation of the power cells.
Embodiments are directed to a fast MHVC design which can be realized on any FPGA or similar design component and can be operated at a high clock rate (tens of megahertz). The design comprises a hysteresis block, a voltage level estimator as described herein, and a switching pattern generator as described herein.
The exemplary multi-level voltage modulator 100 comprises N series connected cells 103A-103N, where each cell 103A-103N comprises a secondary winding of isolation transformer (VSECN) 106A-106N connected to a three-phase diode bridge (DBN) 107A-107N, a capacitive storage element (CDCN) 108A-108N on a DC side (DC-link) of the DBN 107A-107N, and a standard buck converter with an active bidirectional switch (SN) 109A-109N (e.g., for high voltage modulators the SN may include IGBT with freewheeling diode, while for lower voltage modulators the SN may include low voltage MOSFETs) and a diode (DN) 110A-110N. It will be appreciated that N is a positive integer. Each cell 103A-103N may also be equipped with an optional LCR filter (LFN, CFN, RFN) 11A-111N at its output and the voltage modulator 100 may also be equipped with an optional CR filter (CFO, RFO) 113 at its output. The DC-links of all of the power cells 103A-103N are isolated from each other at the maximum load voltage level by means of a three-phase multi-winding transformer (VSECN) 106A-106N.
The voltage modulator 100 is assumed to be working in continuous mode, transferring the energy from the three-phase grid 101 to the load 102. It is also possible to operate the voltage modulator 100 completely disconnected from the grid 101 for a certain period of time using the energy accumulated in the storage elements (e.g., capacitors, supercapacitors, batteries) 108A-108N of the cells 103A-103N if the voltage on the storage elements 108A-108N is not significantly reduced during an operational time in order to maintain a desired output voltage on the load 102.
Each DC-link voltage of the voltage modulator's 100 power cells 103A-103N of the voltage modulator 100 may be considered a DC voltage source of a fixed magnitude (VCDCN) which, in practice according to certain embodiments, may be on the order of 12 to 1200 Volts. The total voltage across the series connected power cells 103A-103N (i.e., between terminals OUT+ 104A and OUT− 104B) is dependent upon the number of cells that have been turned on by closure of the associated switches S1 through SN 109A-109N. For example, if all of the switches S1 through SN 109A-109N are closed at the same time, then all of DC-link storage elements (e.g., capacitors) with voltage VDC1-N are connected together in series and added together (i.e., summed) to provide an output voltage equal to N times voltage VDC1-N. If each DC-link voltage source VDC1-N has a value on the order of 800 Volts and N is on the order of 20, then the total output voltage of the voltage modulator 100 may be on the order of 16,000 Volts.
If the switch SN 109N in the power cell 103N is open (i.e., not in conducting mode) then this particular cell is “bypassed” and its output voltage is zero. Thus, the output voltage of the voltage modulator 100 can be synthesized and modulated by the number of cells that are turned ON and OFF.
Referring to
Regulation of the output voltage using PSM is performed via linear regulation concepts (PI, feedforward or their combination) by calculating the required number of power cells which have to be turned on (Coarse Step Modulation), and/or regulation of duty cycle D (Pulse Width Modulation), which has to be the same for all power cells in case the passive components (CDC, LF, RF, CF) of all power cells are absolutely identical, the stray capacitances are the same, as well as the propagation delays of the control signals. However, in reality all passive components always have a slight variation of parameters, and the propagation delays of control signals for power cells are not always the same. As a result, each power cell has to be switched on with a different required duty cycle DN, which has to be corrected in PSM based control system by additional regulation loop using a DC-link voltage feedback signal. Moreover, additional adjustment of turn on times t1, t2 . . . tN can be necessary to eliminate the low frequency oscillations of output voltage of the voltage modulator.
As discussed above, embodiments herein are directed to a multilevel hysteresis voltage controller (MHVC) having a robust structure, which is free from the above-mentioned drawbacks and does not have any additional regulation loops other than a single voltage hysteresis loop. The output voltages of all power cells 103A-103N of the voltage modulator 100 are adjusted dynamically and in an automated manner by the MHVC to maintain a minimum preset value of output voltage regulation error, excluding an influence of variation of parameters of passive components and the propagation delays of control signals on the output voltage oscillations.
The voltage level estimator 204 operates in parallel with the hysteresis block Hyst1 203. The voltage level estimator 204 receives the same HB and LB setting signals together with ΔV from the output of summation block Sum1 202. The exemplary voltage level estimator 204 comprises a clock counting circuit formed by a clock generator Clock 210, a logic switch Switch1 211 and a resettable counter Counter1 212. The exemplary voltage level estimator 204 further comprises a level decrement circuit 220 comprising a logic element AND1 221, a rising edge detector Rising Edge 2 222 and a free running counter Counter2 223. The exemplary voltage level estimator 204 further comprises a level increment circuit 230 having a logic element AND2 231, a rising edge detector Rising Edge 3 232 and a free running counter Counter3 233. The exemplary voltage level estimator 204 further comprises an enable and reset circuit 240 for Counter1 212, which comprises of a logic element XOR1 241, a rising edge detector Rising Edge 1 242 and a logic element OR1 243. The exemplary voltage level estimator 204 further comprises a summation block Sum1 250.
The block Counter1 212 is enabled when the clock signal goes through the upper input channel of Switch1 211 (in case of a True signal on its middle input channel), and starts counting a number of clock cycles generated by the Clock 210 in any of the following cases: If the output of Comp1 213 is True, i.e. the signal ΔV is lower than the low boundary hysteresis threshold LB (ΔV<LB). This case is illustrated in
The block Counter2 223 increments its output counting signal, which is applied to the negative input of summation block Sum1 250, decrementing a number of Levels at the output of voltage level estimator 204, if both of the following cases are true at the same time: If the output of Comp1 213 is True, i.e. the signal ΔV is lower than the low boundary hysteresis threshold LB (ΔV<LB); If the value of the output counting signal of Counter1 212 is higher than a preset value of Time Constant (in cycles).
If both of the above mentioned conditions are satisfied, then the output of AND1 221 becomes True and this fact is detected by the block Rising Edge 2 222, which generates a pulse of one clock cycle duration, and the block Counter2 223 increments and holds its output count decrementing a value at the output of Sum1 250 (the signal Levels at the output of voltage level estimator 204).
The block Counter3 233 increments its output counting signal, which is applied to the positive input of summation block Sum1 250, incrementing a number of Levels at the output of voltage level estimator 204, if both of the following cases are true at the same time: If the output of Comp2 214 is True, i.e. the signal ΔV is higher than the high boundary hysteresis threshold HB (ΔV>HB); If the value of the output counting signal of Counter1 212 is higher than a preset value of Time Constant (in cycles).
If both of the above mentioned conditions are satisfied, then the output of AND2 231 becomes True and this fact is detected by the block Rising Edge 3 232, which generates a pulse of one clock cycle duration, and the block Counter3 233 increments and holds its output count incrementing a value at the output of Sum1 250 (signal Levels at the output of voltage level estimator 204).
This case of incrementing of levels signal (increment of Counter3 233) is illustrated in
There are three conditions to be true to reset the Counter1 212 as can be seen from
In embodiments, the exemplary switching pattern generator 205 comprises a resettable Counter4 260 with a reset signal forming a circuit based on the comparator block Comp4 262. The exemplary switching pattern generator 205 further comprises a multiplexer Switch 1 263 with N input signals of constant values from 1 to N, where N is a number of power cells of voltage modulator 100. The exemplary switching pattern generator 205 further comprises a multiplexer Switch 1 263 with N+1 input signals, where each input signal is represented as an array of switching states and N−1 of them (1VDC Rotation, 2VDC Rotation . . . (N−1)VDC Rotation) are dynamic arrays and only two arrays OVDC and NVDC are static and have the constant values. The exemplary switching pattern generator 205 receives the signal Levels from voltage level estimator 204 and the signal State form the hysteresis block Hyst1 203. The output signals of the switching pattern generator 205 are N switching commands to all N switching elements (said IGBTs) of voltage modulator 100.
The Counter4 260 increments its output value at every rising edge of the signal State (see
The signal Levels coming from the voltage level estimator 204 passes through the summation block Sum2 263, where it is incremented by 1, and goes to the control input of the multiplexer block Switch 2 264. This multiplexer commutates N+1 arrays of switching states corresponding to the output voltage levels from 0VDC, when all switching signals are False (zero volts at the output of voltage modulator 100) to NVDC level, corresponding to the maximum output voltage of voltage modulator 100, when all switching signals are True. These two voltage levels, the minimum and the maximum output voltage levels, are created by the static arrays (OVDC and NVDC, see
The functional diagrams of N−1 blocks of dynamic arrays from 1VDC Rotation to (N−1)DC rotation are presented in
Each of the blocks 265A-265E depicted in
If the signal Levels takes the values 0 and 1 only, performing a regulation of the output voltage of the voltage modulator 100 between OVDC and 1VDC levels, then the 1VDC rotation block 265A is involved in operation together with a static array OVDC. As can be seen from
If the signal Levels takes the values 1 and 2 only, performing a regulation of the output voltage of the voltage modulator 100 between 1VDC and 2VDC levels, then the 1VDC rotation block 265A and the 2VDC rotation block 265B are involved in operation together. As can be seen from
The reference voltage VREF and real output voltage of the PSU VOUT are shown as functions of time in
Embodiments of the present disclosure are directed to a multi-level cascaded voltage modulator connectable to a load. In embodiments, the multi-level cascaded voltage modulator comprises a plurality of power cells connected in series, wherein each cell of the plurality of cells comprises a of bidirectional switch and a storage element, and a control system coupled to the plurality of cells and having a multi-level hysteresis voltage controller. In embodiments, the control system is configured to cause the plurality of cells to output N levels of voltage on the load, wherein N is a positive integer corresponding to the number of power cells of the plurality of power cells.
In embodiments, each cell of the plurality of cells includes a secondary winding isolation transformer, a three-phase diode bridge coupled to the transformer and the storage element, and a diode.
In embodiments, the bidirectional switch is one of an IGBT or a MOSFET.
In embodiments, each cell of the plurality of cells further comprises an LCR filter at its output.
In embodiments, the modulator further comprises a CR filter at the output of the plurality of cells.
In embodiments, the control system is further configured to cause the transfer of electrical power from the energy storage elements of the power cells to the load.
In embodiments, the control system is further configured to balance voltages on the storage elements.
In embodiments, the storage element is a capacitor.
In embodiments, the control system including one or more processors coupled to a non-transitory memory comprising a plurality of instructions that when executed causes the one or more processors to control a level of voltage on the load.
In embodiments, the plurality of instructions when executed causes the one or more processors to control an output voltage level of the modulator as a function of the level of voltage on the load, a reference voltage and a voltage error equal to the difference between the level of voltage on the load and the reference voltage.
In embodiments, the plurality of instructions when executed causes the one or more processors to subtract from a reference voltage signal VREF a real feedback voltage signal VREAL received from a voltage sensor, produce, by a voltage level estimator, an estimated voltage level signal, Levels, using a high boundary (HB) threshold of a hysteresis block, a low boundary (LB) threshold of the hysteresis block, and the voltage difference signal ΔV, and generate, by a switching pattern generator, a plurality of switching signals based on the estimated voltage level, Levels, and a state of the hysteresis block.
In embodiments, to subtract from a reference voltage signal VREF a real feedback voltage signal VREAL, the plurality of instructions when executed causes the one or more processors to feed the real feedback voltage signal VREAL to a low-pass filter input, feed a low-pass filter output signal to a negative input of a first summation block, feed the reference voltage signal VREF to a positive input of the first summation block, and produce a voltage difference signal ΔV at an output of the first summation block.
In embodiments, when ΔV reaches the high boundary (HB) threshold of the hysteresis block, the plurality of instructions when executed causes the one or more processors to set the state of the hysteresis block to “1.”
In embodiments, when ΔV reaches the low boundary (LB) threshold of the hysteresis block, the plurality of instructions when executed causes the one or more processors to set the state of the hysteresis block to “0.”
In embodiments, to produce the estimated voltage level Levels, the plurality of instructions when executed causes the one or more processors to apply a clock signal to a clock generator, count, by a resettable counter, a number of clock signals generated by the clock generator when one or more of the following conditions is true: ΔV is lower than the low boundary (LB) threshold of the hysteresis block; or ΔV is higher than the high boundary (HB) threshold of the hysteresis block.
In embodiments, the plurality of instructions when executed causes the one or more processors further to, increment, by a free running counter, a free running counter output signal, apply the free running counter output signal to a second summation block, and decrement a number of Levels at an output of the voltage level estimator when both of the following cases are true at the same time: the signal ΔV is lower than the low boundary hysteresis threshold LB; and the value of an output counting signal of the resettable counter is higher than a preset value of a time constant.
In embodiments, when both the signal ΔV is lower than the low boundary hysteresis threshold LB and the value of the output counting signal of the resettable counter is higher than the preset value of a time constant, the plurality of instructions when executed causes the one or more processors to set the output of a logic element of a level decrement circuit to True, detect the output of the logic element with a rising edge detector, and increment the free running counter, and thereby decrement an output level at a summation block.
In embodiments, the multi-level hysteresis voltage controller comprises a low pass filter having a low-pass filter input and a low-pass filter output, a first summation block having a positive input and a negative input, a hysteresis block having a high boundary (HB) threshold and a low boundary (LB) threshold, a voltage level estimator having a plurality of voltage level estimator inputs and a voltage level output signal Levels, and a switching pattern generator having a plurality of switching pattern generator inputs and a plurality of switching pattern generator outputs.
In embodiments, the switching pattern generator comprises a comparator block, a resettable counter, a first multiplexer having a first plurality of input signals, and a second multiplexer having a second plurality of input signals.
In embodiments, each input signal of the second plurality of input signals represents an array of switching states each corresponding to a one of plurality of output levels for a voltage modulator.
In embodiments, the plurality of output levels ranges from OVDC when all switching signals are false to a maximum output voltage when all switching signals are true.
In embodiments, the voltage level estimator comprises, a clock counting circuit, a level decrement circuit, an enable and reset circuit for the resettable counter, and a second summation block.
In embodiments, the clock counting circuit comprises a clock generator, a logic switch, and a resettable counter.
In embodiments, the level decrement circuit comprises a first logic element, a rising edge detector, and a free running counter.
In embodiments, the enable and reset circuit comprises a second logic element, a rising edge detector and a third logic element.
In embodiments, the first logic element is an AND gate, the second logic element is an XOR gate, and the third logic element is an OR gate.
In embodiments, when ΔV reaches the high boundary (HB) threshold of the hysteresis block, the state of the hysteresis block is set to “1.”
In embodiments, when ΔV reaches the low boundary (LB) threshold of the hysteresis block, the state of the hysteresis block is set to “0.”
In embodiments, the load is in a power electronic circuit in one or more of an electrode biasing power supply for a Tokamak plasma reactor, an electrode biasing power supply for a FRC plasma reactor, a power supply for a neutral beam injector, a magnetron modulator, a klystron modulator, an E-gun modulator, a high power X-ray power supply, a mediumwave transmitter, a longwave transmitter, and a shortwave solid-state transmitter.
Embodiments of the present disclosure are directed to a multi-level hysteresis voltage controller connectable to a load. In embodiments, the multi-level hysteresis voltage controller (MHVC) comprises a low pass filter having a low-pass filter input and a low-pass filter output, a first summation block having a positive input and a negative input, a hysteresis block having a high boundary (HB) threshold and a low boundary (LB) threshold, a voltage level estimator having a plurality of voltage level estimator inputs and a voltage level output signal Levels; and a switching pattern generator having a plurality of switching pattern generator inputs and a plurality of switching pattern generator outputs.
In embodiments, the switching pattern generator comprises a comparator block, a resettable counter, a first multiplexer having a first plurality of input signals, and a second multiplexer having a second plurality of input signals.
In embodiments, each input signal of the second plurality of input signals represents an array of switching states each corresponding to a one of plurality of output levels for a voltage modulator.
In embodiments, the plurality of output levels ranges from OVDC when all switching signals are false to a maximum output voltage when all switching signals are true.
In embodiments, the voltage level estimator comprises a clock counting circuit, a level decrement circuit comprising, an enable and reset circuit for the resettable counter, and a second summation block.
In embodiments, the clock counting circuit comprises a clock generator, a logic switch, and a resettable counter.
In embodiments, the level decrement circuit comprises a first logic element, a rising edge detector, and a free running counter.
In embodiments, the enable and reset circuit comprises a second logic element, a rising edge detector and a third logic element.
In embodiments, the first logic element is an AND gate, the logic second element is an XOR gate, and the third logic element is an OR gate.
In embodiments, when ΔV reaches the high boundary (HB) threshold of the hysteresis block, the state of the hysteresis block is set to “1.”
In embodiments, when ΔV reaches the low boundary (LB) threshold of the hysteresis block, the state of the hysteresis block is set to “0.”
In embodiments, the load is in a power electronic circuit in one or more of an electrode biasing power supply for a Tokamak plasma reactor, an electrode biasing power supply for a FRC plasma reactor, a power supply for a neutral beam injector, a magnetron modulator, a klystron modulator, an E-gun modulator, a high power X-ray power supply, a mediumwave transmitter, a longwave transmitter, and a shortwave solid-state transmitter.
Embodiments of the present disclosure are directed to a method of controlling a voltage supplied to a load using a multi-level hysteresis voltage controller. In embodiments, the method comprises receiving a real feedback voltage signal VREAL from a voltage sensor. In embodiments, the method further comprises subtracting the real feedback voltage signal VREAL from a reference voltage signal VREF by: feeding the real feedback voltage signal VREAL to a low-pass filter input, feeding a low-pass filter output signal to a negative input of a first summation block, feeding the reference voltage signal VREF to a positive input of the summation block, and producing a voltage difference signal ΔV at an output of the first summation block.
In embodiments, the method further comprises producing, by a voltage level estimator, an estimated voltage level signal, Levels, using a high boundary (HB) threshold of a hysteresis block, a low boundary (LB) threshold of the hysteresis block, and the voltage difference signal ΔV. In embodiments, the method further comprises generating, by a switching pattern generator, a plurality of switching signals based on the estimated voltage level, Levels, and a state of the hysteresis block.
In embodiments, when ΔV reaches the high boundary (HB) threshold of the hysteresis block, the state of the hysteresis block is set to “1.”
In embodiments, when ΔV reaches the low boundary (LB) threshold of the hysteresis block, the state of the hysteresis block is set to “0.”
In embodiments, the voltage level estimator produces the estimated voltage level Levels by: applying a clock signal to a clock generator; counting, by a resettable counter, a number of clock signals generated by the clock generator when one or more of the following conditions is true: ΔV is lower than the low boundary (LB) threshold of the hysteresis block, or ΔV is higher than the high boundary (HB) threshold of the hysteresis block; incrementing, by a free running counter, a free running counter output signal; applying the free running counter output signal to a summation block; and decrementing a number of Levels at an output of the voltage level estimator when both of the following cases are true at the same time: the signal ΔV is lower than the low boundary hysteresis threshold LB, and the value of an output counting signal of the resettable counter is higher than a preset value of a time constant.
In embodiments, when both the signal ΔV is lower than the low boundary hysteresis threshold LB and the value of the output counting signal of the resettable counter is higher than the preset value of a time constant, a first logic element output of a level decrement circuit becomes True; a rising edge detector detects the first logic element output; and the free running counter is incremented, thereby decrementing an output level at a summation block.
The processors of the control systems and controllers of the present disclosure may be configured to perform the computations and analyses described in the present disclosure and may include or be communicatively coupled to one or more memories including non-transitory computer readable medium. It may include a processor-based or microprocessor-based system including systems using microcontrollers, reduced instruction set computers (RISC), application specific integrated circuits (ASICs), logic circuits, and any other circuit or processor capable of executing the functions described herein. The above examples are exemplary only, and are thus not intended to limit in any way the definition and/or meaning of the term “processor” or “computer.”
Functions of the processor may be implemented using either software routines, hardware components, or combinations thereof. The hardware components may be implemented using a variety of technologies, including, for example, integrated circuits or discrete electronic components. The processor unit typically includes a readable/writeable memory storage device and typically also includes the hardware and/or software to write to and/or read the memory storage device.
The processors may include a computing device, an input device, a display unit and an interface, for example, for accessing the Internet. The computer or processor may include a microprocessor. The microprocessor may be connected to a communication bus. The computer or processor may also include a memory. The memory may include Random Access Memory (RAM) and Read Only Memory (ROM). The computer or processor may also include a storage device, which may be a hard disk drive or a removable storage drive such as, e.g., an optical disk drive and the like. The storage device may also be other similar means for loading computer programs or other instructions into the computer or processor.
The processor executes a set of instructions that are stored in one or more storage elements, in order to process input data. The storage elements may also store data or other information as desired or needed. The storage element may be in the form of an information source or a physical memory element within a processing machine.
The set of instructions may include various commands that instruct the processors as a processing machine to perform specific operations such as the methods and processes of the various embodiments of the subject matter described herein. The set of instructions may be in the form of a software program. The software may be in various forms such as system software or application software. Further, the software may be in the form of a collection of separate programs or modules, a program module within a larger program or a portion of a program module. The software also may include modular programming in the form of object-oriented programming. The processing of input data by the processing machine may be in response to user commands, or in response to results of previous processing, or in response to a request made by another processing machine.
As used herein, the terms “software” and “firmware” may be interchangeable, and include any computer program stored in memory for execution by a computer, including RAM memory, ROM memory, EEPROM memory, and non-volatile RAM (NVRAM) memory. The above memory types are exemplary only, and are thus not limiting as to the types of memory usable for storage of a computer program.
All features, elements, components, functions, and steps described with respect to any embodiment provided herein are intended to be freely combinable and substitutable with those from any other embodiment. If a certain feature, element, component, function, or step is described with respect to only one embodiment, then it should be understood that that feature, element, component, function, or step can be used with every other embodiment described herein unless explicitly stated otherwise. This paragraph therefore serves as antecedent basis and written support for the introduction of claims, at any time, that combine features, elements, components, functions, and steps from different embodiments, or that substitute features, elements, components, functions, and steps from one embodiment with those of another, even if the following description does not explicitly state, in a particular instance, that such combinations or substitutions are possible. Express recitation of every possible combination and substitution is overly burdensome, especially given that the permissibility of each and every such combination and substitution will be readily recognized by those of ordinary skill in the art upon reading this description.
In many instances entities are described herein as being coupled to other entities. It should be understood that the terms “coupled” and “connected” or any of their forms are used interchangeably herein and, in both cases, are generic to the direct coupling of two entities without any non-negligible e.g., parasitic intervening entities and the indirect coupling of two entities with one or more non-negligible intervening entities. Where entities are shown as being directly coupled together, or described as coupled together without description of any intervening entity, it should be understood that those entities can be indirectly coupled together as well unless the context clearly dictates otherwise.
While the embodiments are susceptible to various modifications and alternative forms, specific examples thereof have been shown in the drawings and are herein described in detail. It should be understood, however, that these embodiments are not to be limited to the particular form disclosed, but to the contrary, these embodiments are to cover all modifications, equivalents, and alternatives falling within the spirit of the disclosure. Furthermore, any features, functions, steps, or elements of the embodiments may be recited in or added to the claims, as well as negative limitations that define the inventive scope of the claims by features, functions, steps, or elements that are not within that scope.
The subject application is a continuation of U.S. patent application Ser. No. 17/409,295, filed Aug. 23, 2021, which is a continuation of U.S. patent application Ser. No. 16/704,797, filed Dec. 5, 2019, now U.S. Pat. No. 11,133,739, which is a continuation of PCT Patent Application No. PCT/US18/38089, filed Jun. 18, 2018, which claims priority to U.S. Provisional Patent Application No. 62/521,227, filed on Jun. 16, 2017, all of which are incorporated by reference herein in their entirety for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
5204548 | Daehler et al. | Apr 1993 | A |
5428522 | Millner et al. | Jun 1995 | A |
5642275 | Peng et al. | Jun 1997 | A |
5905371 | Limpaecher | May 1999 | A |
5933339 | Duba et al. | Aug 1999 | A |
5949664 | Bernet et al. | Sep 1999 | A |
6051961 | Jang et al. | Apr 2000 | A |
6058032 | Yamanaka et al. | May 2000 | A |
6064180 | Sullivan et al. | May 2000 | A |
6236580 | Aiello et al. | May 2001 | B1 |
6373734 | Martinelli | Apr 2002 | B1 |
7091701 | Turner et al. | Aug 2006 | B2 |
7485987 | Mori et al. | Feb 2009 | B2 |
8395280 | Graovac et al. | Mar 2013 | B2 |
8476888 | Chen et al. | Jul 2013 | B1 |
8503202 | Chimento et al. | Aug 2013 | B2 |
8614525 | Teichmann et al. | Dec 2013 | B2 |
8829723 | Graovac et al. | Sep 2014 | B2 |
9172254 | Ganor | Oct 2015 | B2 |
9444275 | Huang et al. | Sep 2016 | B2 |
9461474 | Deboy et al. | Oct 2016 | B2 |
9673732 | Deboy et al. | Jun 2017 | B2 |
10014611 | Götz | Jul 2018 | B2 |
10074995 | Smedley et al. | Sep 2018 | B2 |
10193359 | Ganor | Jan 2019 | B2 |
10218189 | Goetz | Feb 2019 | B2 |
10291037 | Birkl et al. | May 2019 | B2 |
10391870 | Götz et al. | Aug 2019 | B2 |
10396682 | Götz et al. | Aug 2019 | B2 |
10439506 | Götz | Oct 2019 | B2 |
10442309 | Götz | Oct 2019 | B2 |
10454331 | Götz | Oct 2019 | B2 |
10473728 | Goetz | Nov 2019 | B2 |
10630201 | Götz et al. | Apr 2020 | B2 |
10700587 | Götz | Jun 2020 | B2 |
10759284 | Jaensch et al. | Sep 2020 | B2 |
10784698 | Jaensch et al. | Sep 2020 | B2 |
10840714 | Götz et al. | Nov 2020 | B2 |
10980103 | Götz et al. | Apr 2021 | B2 |
10985551 | Götz | Apr 2021 | B2 |
10998739 | Hinterberger et al. | May 2021 | B2 |
11038435 | Götz | Jun 2021 | B2 |
11133739 | Slepchenkov | Sep 2021 | B2 |
20030102845 | Aker et al. | Jun 2003 | A1 |
20040008016 | Sutardja et al. | Jan 2004 | A1 |
20040037101 | Meynard et al. | Feb 2004 | A1 |
20050065684 | Larson et al. | Mar 2005 | A1 |
20060097782 | Ebner | May 2006 | A1 |
20060202636 | Schneider | Sep 2006 | A1 |
20070147098 | Mori et al. | Jun 2007 | A1 |
20070194627 | Mori et al. | Aug 2007 | A1 |
20070246635 | Nakajima et al. | Oct 2007 | A1 |
20080080212 | Grbovic | Apr 2008 | A1 |
20080245593 | Kim | Oct 2008 | A1 |
20080304296 | Nadimpalliraju et al. | Dec 2008 | A1 |
20090251212 | Pillonnet et al. | Oct 2009 | A1 |
20090311891 | Lawrence et al. | Dec 2009 | A1 |
20100060235 | Dommaschk et al. | Mar 2010 | A1 |
20100085789 | Ulrich et al. | Apr 2010 | A1 |
20100121511 | Onnerud et al. | May 2010 | A1 |
20100298957 | Sanchez Rocha et al. | Nov 2010 | A1 |
20100301827 | Chen et al. | Dec 2010 | A1 |
20110133573 | Ratnaparkhi et al. | Jun 2011 | A1 |
20110140533 | Zeng et al. | Jun 2011 | A1 |
20110148198 | Tripathi et al. | Jun 2011 | A1 |
20110187184 | Ichikawa | Aug 2011 | A1 |
20110198936 | Graovac | Aug 2011 | A1 |
20120053871 | Sirard | Mar 2012 | A1 |
20120074949 | Kepley et al. | Mar 2012 | A1 |
20120112693 | Kusch et al. | May 2012 | A1 |
20120155140 | Chen et al. | Jun 2012 | A1 |
20120161858 | Permuy et al. | Jun 2012 | A1 |
20120195084 | Norrga | Aug 2012 | A1 |
20120262967 | Cuk | Oct 2012 | A1 |
20130027126 | Jayaraman et al. | Jan 2013 | A1 |
20130083563 | Wang | Apr 2013 | A1 |
20130088254 | Hoang et al. | Apr 2013 | A1 |
20130088903 | Sagona et al. | Apr 2013 | A1 |
20130090872 | Kurimoto | Apr 2013 | A1 |
20130154379 | Tiefenbach | Jun 2013 | A1 |
20130154521 | Butzmann et al. | Jun 2013 | A1 |
20130260188 | Coates | Oct 2013 | A1 |
20130285457 | Kepley | Oct 2013 | A1 |
20130302652 | Wolff et al. | Nov 2013 | A1 |
20130335043 | He et al. | Dec 2013 | A1 |
20140042815 | Maksimovic et al. | Feb 2014 | A1 |
20140042827 | Wolff | Feb 2014 | A1 |
20140104899 | Fischer et al. | Apr 2014 | A1 |
20140152109 | Kanakasabai et al. | Jun 2014 | A1 |
20140160818 | Garces et al. | Jun 2014 | A1 |
20140226379 | Harrison | Aug 2014 | A1 |
20140239927 | Nascimento et al. | Aug 2014 | A1 |
20140254219 | Davies | Sep 2014 | A1 |
20140340052 | Dwertmann et al. | Nov 2014 | A1 |
20140354212 | Sugeno et al. | Dec 2014 | A1 |
20150009594 | Okaeme et al. | Jan 2015 | A1 |
20150049532 | Bernet et al. | Feb 2015 | A1 |
20150124506 | Sahoo et al. | May 2015 | A1 |
20150229227 | Aeloiza et al. | Aug 2015 | A1 |
20150249351 | Wolff et al. | Sep 2015 | A1 |
20150270801 | Kessler et al. | Sep 2015 | A1 |
20150280604 | Hassanpoor | Oct 2015 | A1 |
20150288287 | Madawala et al. | Oct 2015 | A1 |
20150296292 | Hogan et al. | Oct 2015 | A1 |
20150303820 | Cubaines | Oct 2015 | A1 |
20150340964 | Modeer | Nov 2015 | A1 |
20150364935 | Fetzer et al. | Dec 2015 | A1 |
20160072396 | Deboy et al. | Mar 2016 | A1 |
20160183451 | Conrad et al. | Jun 2016 | A1 |
20160240894 | Wartenberg et al. | Aug 2016 | A1 |
20160254682 | Yip et al. | Sep 2016 | A1 |
20160308466 | Oates | Oct 2016 | A1 |
20170054306 | Vo et al. | Feb 2017 | A1 |
20170099007 | Oates et al. | Apr 2017 | A1 |
20170163171 | Park | Jun 2017 | A1 |
20170179745 | Tritschler et al. | Jun 2017 | A1 |
20170338654 | Subramanian | Nov 2017 | A1 |
20170366079 | Bhowmik et al. | Dec 2017 | A1 |
20180043789 | Goetz | Feb 2018 | A1 |
20180175744 | Jasim et al. | Jun 2018 | A1 |
20180241239 | Frost et al. | Aug 2018 | A1 |
20190031042 | M{umlaut over (υ)}ller | Jan 2019 | A1 |
20190131851 | Herb | May 2019 | A1 |
20190288522 | Hinterberger et al. | Sep 2019 | A1 |
20190288526 | Jaensch et al. | Sep 2019 | A1 |
20190288527 | Jaensch et al. | Sep 2019 | A1 |
20190288547 | Jaensch et al. | Sep 2019 | A1 |
20190288617 | Jaensch et al. | Sep 2019 | A1 |
20190312504 | Kim et al. | Oct 2019 | A1 |
20200195125 | Slepchenkov | Jun 2020 | A1 |
20200212687 | Hinterberger et al. | Jul 2020 | A1 |
20200235439 | Frost et al. | Jul 2020 | A1 |
20200244076 | Wang et al. | Jul 2020 | A1 |
20200278936 | Gopalakrishnan et al. | Sep 2020 | A1 |
20200317086 | Goetz et al. | Oct 2020 | A1 |
20200328593 | Goetz | Oct 2020 | A1 |
20200338997 | Goetz et al. | Oct 2020 | A1 |
20200358370 | Goetz et al. | Nov 2020 | A1 |
20200395840 | Goetz | Dec 2020 | A1 |
20210005855 | Götz et al. | Jan 2021 | A1 |
20210146791 | Hinterberger et al. | May 2021 | A1 |
20210151726 | Hinterberger et al. | May 2021 | A1 |
20210151727 | Hinterberger et al. | May 2021 | A1 |
20210151728 | Hinterberger et al. | May 2021 | A1 |
20210197676 | Goetz et al. | Jul 2021 | A1 |
Number | Date | Country |
---|---|---|
2810369 | Mar 2012 | CA |
201789411 | Apr 2011 | CN |
204156591 | Feb 2015 | CN |
103812377 | May 2016 | CN |
102014008399 | Dec 2015 | DE |
102016109077 | Nov 2017 | DE |
102017220175 | May 2019 | DE |
102018109921 | Aug 2019 | DE |
102018109922 | Oct 2019 | DE |
102018109925 | Oct 2019 | DE |
102018109926 | Dec 2019 | DE |
102018121403 | Mar 2020 | DE |
102018121490 | Mar 2020 | DE |
102018121547 | Mar 2020 | DE |
102018126780 | Apr 2020 | DE |
102018129111 | May 2020 | DE |
102018126779 | Jun 2020 | DE |
102019112826 | Jun 2020 | DE |
102019102306 | Jul 2020 | DE |
102019102311 | Jul 2020 | DE |
102019103757 | Jul 2020 | DE |
102019120615 | Aug 2020 | DE |
102019112373 | Nov 2020 | DE |
102019112823 | Nov 2020 | DE |
102019120616 | Nov 2020 | DE |
102019120947 | Nov 2020 | DE |
102019125577 | Nov 2020 | DE |
102019125578 | Nov 2020 | DE |
102019120945 | Feb 2021 | DE |
102019130736 | May 2021 | DE |
102019130737 | May 2021 | DE |
102019132685 | Jun 2021 | DE |
102020117264 | Jun 2021 | DE |
102020117435 | Jun 2021 | DE |
102020118242 | Jul 2021 | DE |
0907238 | Apr 1999 | EP |
2290799 | Mar 2011 | EP |
2658071 | Oct 2013 | EP |
2693598 | Feb 2014 | EP |
2006-271045 | Oct 2006 | JP |
2012-210143 | Oct 2012 | JP |
2013-081362 | May 2013 | JP |
2017-0001888 | Jan 2017 | KR |
201121224 | Jun 2011 | TW |
WO 2011009689 | Jan 2011 | WO |
WO 2011082855 | Jul 2011 | WO |
WO 2011082856 | Jul 2011 | WO |
WO 2011128133 | Oct 2011 | WO |
WO 2012016735 | Feb 2012 | WO |
WO 2012038162 | Mar 2012 | WO |
WO 2013056900 | Apr 2013 | WO |
WO 2014151178 | Sep 2014 | WO |
WO 2014193254 | Dec 2014 | WO |
WO 2016030144 | Mar 2016 | WO |
WO 2018072837 | Apr 2018 | WO |
WO 2018095552 | May 2018 | WO |
WO 2018210451 | Nov 2018 | WO |
WO 2018210452 | Nov 2018 | WO |
WO 2018231810 | Dec 2018 | WO |
WO 2018232403 | Dec 2018 | WO |
WO 2018233871 | Dec 2018 | WO |
WO 2019020215 | Jan 2019 | WO |
WO 2019161875 | Aug 2019 | WO |
WO 2019166733 | Sep 2019 | WO |
WO 2019180699 | Sep 2019 | WO |
WO 2019183553 | Sep 2019 | WO |
WO 2020078580 | Apr 2020 | WO |
WO 2020205511 | Oct 2020 | WO |
WO 2020205574 | Oct 2020 | WO |
WO 2020243655 | Dec 2020 | WO |
Entry |
---|
De Simone, “Modular Multilevel Converter with Integrated Storage System for Automotive Applications,” Dissertation for the degree of Doctor of Electrical Engineering, Politecnico di Milano, Department of Electronics, Information and Bioengineering, Sep. 21, 2021, 181 pages. |
“Capacitor Voltage Control Technique for a Modular Converter”, An IP.com Prior Art Database Technical Disclosure, Jun. 10, 2015, pp. 1-7. |
Bode, G.H., et al., “Hysteresis Current Regulation For Single-Phase Multilevel Inverters Using Asynchronous State Machines”, 29th Annual Conference of the IEEE Industrial Electronics Society, Piscataway, NJ, 2003, pp. 1203-4208. |
Chang, F., et al., “Improving the Overall Efficiency of Automotive Inverters Using a Multilevel Converter Composed of Low Voltage Si MOSFETs”, IEEE Transactions on Power Electronics, 2019, vol. 34, No. 4, pp. 3586-3602. |
Debnath, S., et al., “Operation, Control, and Applications of the Modular Multilevel Converter: A Review”, IEEE Transactions on Power Electronics, 2015, vol. 30, No. 1, pp. 37-53. |
EP 18816636.7 Extended Search Report, dated Feb. 19, 2021. |
EP 18817541.8 Supplementary Search Report, dated Jan. 20, 2021. |
EP 18817541.8 Written Opinion, dated Feb. 2, 2021. |
Farr, E., et al., “A Sub-module Capacitor Voltage Balancing Scheme for the Alternate Arm Converter (AAC)”, 15th European Conference on IEEE Power Electronics and Applications, 2013, pp. 1-10. |
Gelman, V., “Energy Storage That May Be Too Good to Be True”, IEEE Vehicular Technology Magazine, 2031, pp. 70-80. |
Gupta, R., et al., “Cascaded Multilevel Control of DSTATCOM Using Multiband Hysteresis Modulation”, IEEE Power Engineering Society General Meeting, Piscataway, NJ, 2006, pp. 1-7. |
Hassanpoor, A., et al., “Tolerance Band Modulation Methods for Modular Multilevel Converters”, IEEE Transactions on Power Electronics, 2015, vol. 30, No. 1, pp. 311-326. |
Herrera, V. I., et al., “Optimal Energy Management and Sizing of a Battery—Supercapacitor-Based Light Rail Vehicle With a Multiobjective Approach”, IEEE Transactions on Industry Applications, 2016, vol. 52, No. 4, pp. 3367-3377. |
Kersten, A., “Battery Loss and Stress Mitigation in a Cascaded H-Bridge Multilevel Inverter for Vehicle Traction Applications by Filter Capacitors”, IEEE Transactions on Transportation Electrification, 2019, pp. 1-13. |
Khoshkbar-Sadigh, A., et al., “Thermal and Performance Comparison of Active Neutral-Point-Clamped (ANPC) and Dual Flying-Capacitor Anpc (DFC-ANPC) Inverters”, IEEE Energy Conversion Congress and Exposition (ECCE), 2019, pp. 5522-5528. |
Konstantinou, G., et al., “A Hybrid Modular Multilevel Converter with Partial Embedded Energy Storage”, Energies, 2016, vol. 9, No. 12, pp. 1-18. |
Li, N., et al., “SOH Balancing Control Method for the MMC Battery Energy Storage System”, IEEE Transactions on Industrial Electronics, 2018, vol. 65, No. 8, pp. 6581-6591. |
Loh, P. C., et al., “A Reduced Common Mode Hysteresis Current Regulation Strategy for Multilevel Inverters”, 18th Annual IEEE Applied Power Electronics Conference and Exposition, Miami Beach, FL, 2003, vol. 1, pp. 576-582. |
Loh, P. C., et al., “A Time-Based Double-Band Hysteresis Current Regulation Strategy for Single-Phase Multilevel Inverters”, IEEE Transactions on Industry Applications, 2003, vol. 39, No. 3, pp. 883-892. |
Maharjan, L., et al., “Fault-Tolerant Operation of a Battery-Energy-Storage System Based on a Multilevel Cascade PWM Converter With Star Configuration”, IEEE Transactions On Power Electronics, 2010, vol. 25, No. 9, pp. 2386-2396. |
Maharjan, L., et al., “State-of-Charge (SOC)-Balancing Control of a Battery Energy Storage System Based on a Cascade PWM Converter”, IEEE Transactions on Power Electronics, 2009, vol. 24, No. 6, pp. 1628-1636. |
Méllo, J.P.R., et al., “Multilevel Reduced Controlled Switches AC-DC Power Conversion Cells”, IEEE Energy Conversion Congress and Exposition (ECCE), 2015, pp. 3815-3822. |
Naderi, R., “Battery Management Converter System and Multilevel Converter Topology and Control”, 2016, Dissertation at the University of California, Irvine, pp. 1-211. |
Naderi, R., et al., “A Correction to the State-Machine-Decoder for Stacked Multicell Converters”, IEEE Applied Power Electronics Conference and Exposition (APEC), 2014, pp. 1545-1549. |
Naderi, R., et al., “A New Hybrid Active Neutral Point Clamped Flying Capacitor Multilevel Inverter”, IEEE Applied Power Electronics Conference and Exposition (APEC), 2015, pp. 794-798. |
Naderi, R., et al., “Dual Flying Capacitor Active-Neutral-Point-Clamped Multilevel Converter”, IEEE Transactions On Power Electronics, 2016, vol. 31, No. 9, pp. 6476-6484. |
Naderi, R., et al., “Phase-Shifted Carrier PWM Technique for General Cascaded Inverters”, IEEE Transactions on Power Electronics, 2008, vol. 23, No. 3, pp. 1257-1269. |
P., S., et al., “Seven Level Inverter Topologies: A Comparative Study”, International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering, 2016, vol. 3, No. 1, pp. 148-162. |
Sangiri, J. B., et al., “Modular Multilevel Converter for Multifunctional Battery Management System of Electric Vehicle”, 44th Annual Conference of the IEEE Industrial Electronics Society, 2018, pp. 1333-1338. |
SG 11201912049P Written Opinion, dated Mar. 10, 2021. |
Shimada, M., et al., “Energy-saving Technology for Railway Traction Systems Using Onboard Storage Batteries”, Hitachi Review, 2012, vol. 61, No. 7, pp. 312-318. |
Tajeddine, K., et al., “A Cascaded H-Bridge Multilevel Inverter with SOC Battery Balancing”, International Journal of Advanced Computer Science and Applications, 2017, vol. 8, No. 12, pp. 345-350. |
Tolbert et al., “Charge Balance Control Schemes for Cascade Multi-level Converter in Hybrid Electric Vehicles,” IEEE Trans. Indus. Electronics, Oct. 2002, 49(5):1058-1064. |
Varghese, K., “Implementation of Single Phase Seven Level Cascaded Multilevel Inverter With Reduced No of Switches”, Project Report 15, retrieved from https://www.academia.edu/12826368/single_phase_seven_level_cascaded_multilevel_inverter, pp. 1-45. |
Venu, K., et al., “A Seven Level Single-Phase Cascaded Inverter with Improved Efficiency”, International Journal & Magazine of Engineering, Technology, Management and Research, 2016, vol. 3, No. 10, pp. 243-249. |
WO PCT/US18/37081 ISR and Written Opinion, dated Oct. 17, 2018. |
WO PCT/US18/38089 ISR and Written Opinion, dated Oct. 29, 2018. |
WO PCT/US19/23695 ISR and Written Opinion, dated Aug. 12, 2019. |
WO PCT/US21/27154 ISR and Written Opinion, dated Oct. 14, 2021, 19 pages. |
WO PCT/US21/27159 ISR and Written Opinion, dated Sep. 1, 2021, 10 pages. |
WO PCT/US21/32295 ISR and Written Opinion, dated Sep. 14, 2021, 16 pages. |
Wu, B., et al., “Analysis of a distributed maximum power point tracking tracker with low input voltage ripple and flexible gain range”, IET Power Electron., 2016, vol. 9, No. 6, pp. 1220-1227. |
Zhang, L., et al., “Design and Performance Evaluation of the Modular Multilevel Converter (MMC)-based Grid-tied PV-Battery Conversion System”, IEEE Energy Conversion Congress and Exposition (ECCE), 2018, pp. 2649-2654. |
Number | Date | Country | |
---|---|---|---|
20230396151 A1 | Dec 2023 | US |
Number | Date | Country | |
---|---|---|---|
62521227 | Jun 2017 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 17409295 | Aug 2021 | US |
Child | 18297706 | US | |
Parent | 16704797 | Dec 2019 | US |
Child | 17409295 | US | |
Parent | PCT/US2018/038089 | Jun 2018 | US |
Child | 16704797 | US |