The present application relates to ultrasound devices having a multi-level pulser and/or a level shifter.
Ultrasound devices may be used to perform diagnostic imaging and/or treatment. Ultrasound imaging may be used to see internal soft tissue body structures. Ultrasound imaging may be used to find a source of a disease or to exclude any pathology. Ultrasound devices use sound waves with frequencies which are higher than those audible to humans. Ultrasonic images are made by sending pulses of ultrasound into tissue using a probe. The sound waves are reflected off the tissue, with different tissues reflecting varying degrees of sound. These reflected sound waves may be recorded and displayed as an image to the operator. The strength (amplitude) of the sound signal and the time it takes for the wave to travel through the body provide information used to produce an image.
Many different types of images can be formed using ultrasound devices. The images can be real-time images. For example, images can be generated that show two-dimensional cross-sections of tissue, blood flow, motion of tissue over time, the location of blood, the presence of specific molecules, the stiffness of tissue, or the anatomy of a three-dimensional region.
According to aspects of the present application, there are provided apparatus and methods directed to an apparatus, including at least one ultrasonic transducer, a multi-level pulser coupled to the at least one ultrasonic transducer; the multi-level pulser including a plurality of input terminals configured to receive respective input voltages, an output terminal configured to provide an output voltage, and a signal path between a first input terminal and the output terminal including a first transistor having a first conductivity type coupled to a first diode and, in parallel, a second transistor having a second conductivity type coupled to a second diode.
According to aspects of the present application, there are provided apparatus and methods directed to a multi-level pulser, including a plurality of input terminals configured to receive respective input voltages, an output terminal configured to provide an output voltage, and a signal path between a first input terminal and the output terminal including a transistor having a first conductivity type coupled to a first diode and, in parallel, a transistor having a second conductivity type coupled to a second diode.
Various aspects and embodiments of the application will be described with reference to the following figures. It should be appreciated that the figures are not necessarily drawn to scale. Items appearing in multiple figures are indicated by the same reference number in all the figures in which they appear.
The inventors have recognized and appreciated that the power necessary to transmit high-intensity pulses may be greatly decreased by forming electric pulses having multiple levels.
Aspects of the present application relate to high-intensity focused ultrasound (HIFU) procedures that may be used to focus high-intensity ultrasound energy on targets to treat diseases or damaged tissues by selectively increasing the temperature of the target or the region surrounding the target. HIFU procedures may be used for therapeutic or ablative purposes. Pulsed signals may be used to generate HIFUs. According to aspects of the present application, the generation of such high-intensity pulses may require driving voltages of several tens to several hundreds of volts.
The power consumption associated with the generation of typical 2-level pulses having a “low” voltage and a “high” voltage is proportional to the square of the high voltage. For example, the generation of a 2-level pulse having a “low” voltage equal to 0 requires a power equal to:
P( 2)=C*V2*f
where P(2) is the power needed to generate the 2-level pulse, C is the capacitance of the load receiving the pulse, V is the “high” voltage and f is the repetition frequency of the 2-level pulse.
According to aspects of the present application, the power consumption associated with the generation of pulses for HIFU procedures may exceed several tens to thousands of watts, thus causing the circuit to generate significant amounts of heat.
Aspects of the present application relate to multi-level pulsers designed to decrease power consumption and heat dissipation.
Furthermore, aspects of the present application relate to a level shifter circuit configured to drive the multi-level pulser. The level shifter disclosed herein may dissipate considerably less power compared to typical level shifters. Accordingly, power may be dissipated only when a level is switched, while static power consumption may be negligible.
The aspects and embodiments described above, as well as additional aspects and embodiments, are described further below. These aspects and/or embodiments may be used individually, all together, or in any combination of two or more, as the application is not limited in this respect.
The circuit 100 further comprises N circuitry channels 104a . . . 104n. The circuitry channels may correspond to a respective ultrasonic transducer 102a . . . 102n. For example, there may be eight ultrasonic transducers 102a . . . 102n and eight corresponding circuitry channels 104a . . . 104n. In some embodiments, the number of ultrasonic transducers 102a . . . 102n may be greater than the number of circuitry channels.
According to aspects of the present application, the circuitry channels 104a . . . 104n may include transmit circuitry. The transmit circuitry may include level shifters 106a . . . 106n coupled to respective multi-level pulsers 108a . . . 108n. The multi-level pulsers 108a . . . 108n may control the respective ultrasonic transducers 102a . . . 102n to emit ultrasound signals.
Circuitry channels 104a . . . 104n may also include receive circuitry. The receive circuitry of the circuitry channels 104a . . . 104n may receive the electrical signals output from respective ultrasonic transducers 102a . . . 102n. In the illustrated example, each circuitry channel 104a . . . 104n includes a respective receive switch 110a . . . 110n and an amplifier 112a . . . 112n. The receive switches 110a . . . 110n may be controlled to activate/deactivate readout of an electrical signal from a given ultrasonic transducer 102a . . . 102n. More generally, the receive switches 110a . . . 110n may be receive circuits, since alternatives to a switch may be employed to perform the same function. The amplifiers 112a . . . 112n may be trans-impedance amplifiers (TIAs).
The circuit 100 further comprises an averaging circuit 114, which is also referred to herein as a summer or a summing amplifier. In some embodiments, the averaging circuit 114 is a buffer or an amplifier. The averaging circuit 114 may receive output signals from one or more of the amplifiers 112a . . . 112n and may provide an averaged output signal. The averaged output signal may be formed in part by adding or subtracting the signals from the various amplifiers 112a . . . 112n. The averaging circuit 114 may include a variable feedback resistance. The value of the variable feedback resistance may be adjusted dynamically based upon the number of amplifiers 112a . . . 112n from which the averaging circuit receives signals. The averaging circuit 114 is coupled to an auto-zero block 116.
The auto-zero block 116 is coupled to a time gain compensation circuit 118 which includes an attenuator 120 and a fixed gain amplifier 122. Time gain compensation circuit 118 is coupled to an analog-to-digital converter (ADC) 126 via ADC drivers 124. In the illustrated example, the ADC drivers 124 include a first ADC driver 125a and a second ADC driver 125b. The ADC 126 digitizes the signal(s) from the averaging circuit 114.
While
The components of
According to an embodiment, the components of
In the non-limiting embodiment illustrated in
P(N)=C*V2*f/(N−1)
where f is the repetition frequency of the pulsed waveform. Accordingly, power consumption is reduced by a factor N−1 compared to typical 2-level pulsers.
In some embodiments, N-level pulser 200 may comprise 2N−2 transistors and 2N−4 diodes. However, any suitable number of transistors may be used. Among the 2N−2 transistors, N−1 may exhibit one type of conductivity and N−1 may exhibit the opposite type of conductivity. However any other suitable combination of types of conductivity may be used. For example, N−1 transistors may be nMOS and N−1 transistors may be pMOS. However any other suitable type of transistor may be used.
N-level pulser 200 may comprise N circuit blocks 2011, 2012 . . . 201N. The N circuit blocks may be connected to node 202. One terminal of capacitor C may also be connected to node 202. The second terminal of capacitor C may be connected to ground. Circuit block 2011 may comprise pMOS transistor T1, having the source connected to a reference voltage VDD and the drain connected to node 202. Reference voltage VDD may be a voltage supply. The gate of transistor T1 may be driven by signal VG1.
Circuit block 201N may comprise nMOS transistor T2N-2, having the source connected to a reference voltage VSS and the drain connected to node 202. In some embodiments, reference voltage VSS may be less than reference voltage VDD. However, pulser 200 is not limited in this respect. Furthermore, reference voltage Vss may positive, negative or equal to zero. The gate of transistor T2N-2 may be driven by signal VG2N-2.
In some embodiments, circuit blocks 2012 may comprise two transistors T2 and T3 and two diodes D2 and D3. Transistor T2 and diode D2 may be connected in series and transistor T3 and diode D3 may also be connected in series. The two series may be connected in parallel. In some embodiments, T2 may be a pMOS transistor, having the source connected to the reference voltage VMID2 and the drain connected to the anode of D2 and T3 may be an nMOS transistor, having the source connected to VMID2 and the drain connected to the cathode of D3. In some embodiments, VMID2 may be greater than VSS and less than VDD. The cathode of D2 and the anode of D3 may be connected to node 202. Furthermore, the gate of T2 may be driven by signal VG2 and the gate of T3 may be driven by signal VG3.
In some embodiments, circuit blocks 201i, where i may assume any value between 3 and N−1, may comprise two transistors T2i-2 and T2i-1 and two diodes D2i-2 and D2i-1. Transistor T2i-2 and diode D2i-2 may be connected in series and transistor T2i-1 and diode D2i-1 may also be connected in series. The two series may be connected in parallel. In some embodiments, T2i-2 may be a pMOS transistor, having the source connected to the reference voltage VMIDi and the drain connected to the anode of D2i-2 and T2i-1 may be an nMOS transistor, having the source connected to VMIDi and the drain connected to the cathode of D2i-1. In some embodiments, VMIDi may be greater than VSS and less than VMID2. The cathode of D2i-2 and the anode of D2i-1 may be connected to node 202. Furthermore, the gate of T2i-2 may be driven by signal VG2i- 2 and the gate of T2i-1 may be driven by signal VG2i-1.
VDD, VSS and VMIDi, for any value of i, may have values between approximately −300V and 300V, between approximately −200V and 200V, or any suitable value or range of values. Other values are also possible.
In some embodiments, level shifter 302, shown in
According to aspects of the present application, level shifters 301 and 302 may dissipate power only when a level is switched, while static power may be negligible. Capacitors CM and CP may be used to shift the voltage level by storing a constant voltage drop across them. For example, the static power consumption may be less than 100mW, less than 1mW, less than 1 μW or less than any suitable value.
Between t2 and t3, pulse 500 may be increased from VMID3 to VMID2 by providing a negative pulse 502 to transistor T2 through VG2 as shown in
Between t3 and t4, pulse 500 may be increased from VMID2 to VDD by providing a negative pulse 501 to transistor T1through VG1 as shown in
Between t4 and t5, pulse 500 may be decreased from VDD to VMID2 by providing a positive pulse 503 to transistor T3 through VG3 as shown in
Between t5 and t6, pulse 500 may be decreased from VMID2 to VMID3 by providing a positive pulse 505 to transistor T5 through VG5 as shown in
After t6, pulse 500 may be decreased from VMID3 to 0 by providing a positive pulse 506 to transistor T6 through VG6 as shown in
In the non-limiting example in connection to
The amount of power saving when using a level shifter of the types described herein may be significant. In some embodiments, utilizing a level shifter of the types described herein may provide substantial power saving by setting the static power consumption to approximately zero. Accordingly, power may be dissipated only during switching states.
Having thus described several aspects and embodiments of the technology of this application, it is to be appreciated that various alterations, modifications, and improvements will readily occur to those of ordinary skill in the art. Such alterations, modifications, and improvements are intended to be within the spirit and scope of the technology described in the application. It is, therefore, to be understood that the foregoing embodiments are presented by way of example only and that, within the scope of the appended claims and equivalents thereto, inventive embodiments may be practiced otherwise than as specifically described.
As described, some aspects may be embodied as one or more methods. The acts performed as part of the method(s) may be ordered in any suitable way. Accordingly, embodiments may be constructed in which acts are performed in an order different than illustrated, which may include performing some acts simultaneously, even though shown as sequential acts in illustrative embodiments.
All definitions, as defined and used herein, should be understood to control over dictionary definitions, definitions in documents incorporated by reference, and/or ordinary meanings of the defined terms.
The phrase “and/or,” as used herein in the specification and in the claims, should be understood to mean “either or both” of the elements so conjoined, i.e., elements that are conjunctively present in some cases and disjunctively present in other cases.
As used herein in the specification and in the claims, the phrase “at least one,” in reference to a list of one or more elements, should be understood to mean at least one element selected from any one or more of the elements in the list of elements, but not necessarily including at least one of each and every element specifically listed within the list of elements and not excluding any combinations of elements in the list of elements.
As used herein, the term “between” used in a numerical context is to be inclusive unless indicated otherwise. For example, “between A and B” includes A and B unless indicated otherwise.
In the claims, as well as in the specification above, all transitional phrases such as “comprising,” “including,” “carrying,” “having,” “containing,” “involving,” “holding,” “composed of,” and the like are to be understood to be open-ended, i.e., to mean including but not limited to. Only the transitional phrases “consisting of” and “consisting essentially of” shall be closed or semi-closed transitional phrases, respectively.
This Application is a continuation, claiming the benefit under 35 U.S.C. § 120, of U.S. patent application Ser. No. 15/645,771, filed Jul. 10, 2017 , entitled “MULTI-LEVEL PULSER AND RELATED APPARATUS AND METHODS” which is hereby incorporated herein by reference in its entirety. U.S. patent application Ser. No. 15/645,711 is a continuation, claiming the benefit under 35 U.S.C. § 120, of U.S. patent application Ser. No. 15/288,324, filed Oct. 7, 2016 , entitled “MULTI-LEVEL PULSER AND RELATED APPARATUS AND METHODS” which is hereby incorporated herein by reference in its entirety. U.S. patent application Ser. No. 15/288,324 is a continuation, claiming the benefit under 35 U.S.C. § 120, of U.S. patent application Ser. No. 14/957,382, entitled “MULTI-LEVEL PULSER AND RELATED APPARATUS AND METHODS” filed on Dec. 2, 2015 , which is hereby incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
3274821 | Weighart | Sep 1966 | A |
3367173 | Uphoff | Feb 1968 | A |
3787803 | Beebe | Jan 1974 | A |
4098130 | Coffey et al. | Jul 1978 | A |
4464587 | Suzuki | Aug 1984 | A |
4504747 | Smith | Mar 1985 | A |
4512350 | Cimilluca | Apr 1985 | A |
4783819 | De Koning et al. | Nov 1988 | A |
4793825 | Benjamin et al. | Dec 1988 | A |
5057719 | Niedra | Oct 1991 | A |
5622177 | Breimesser | Apr 1997 | A |
5831470 | Park | Nov 1998 | A |
5844445 | Takeyari | Dec 1998 | A |
6208189 | Freeman et al. | Mar 2001 | B1 |
6525949 | Johnson | Feb 2003 | B1 |
6530887 | Gilbert | Mar 2003 | B1 |
6600679 | Tanzawa | Jul 2003 | B2 |
7176720 | Prather | Feb 2007 | B1 |
7256654 | White et al. | Aug 2007 | B2 |
7313053 | Wodnicki | Dec 2007 | B2 |
7411439 | Brox | Aug 2008 | B2 |
7564263 | Walker | Jul 2009 | B2 |
8089309 | Jansen et al. | Jan 2012 | B2 |
8143924 | Hanazawa | Mar 2012 | B2 |
8525570 | Ha et al. | Sep 2013 | B2 |
8766721 | Dusad | Jul 2014 | B1 |
8852103 | Rothberg et al. | Oct 2014 | B2 |
9112521 | Dedic et al. | Aug 2015 | B2 |
9197200 | Teplechuk | Nov 2015 | B2 |
9229097 | Rothberg et al. | Jan 2016 | B2 |
9270273 | Mukhopadhyay | Feb 2016 | B2 |
9473116 | Wang | Oct 2016 | B1 |
9473136 | Chen et al. | Oct 2016 | B1 |
9492144 | Chen et al. | Nov 2016 | B1 |
9705518 | Chen et al. | Jul 2017 | B2 |
9933516 | Chen et al. | Apr 2018 | B2 |
9958537 | Chen et al. | May 2018 | B2 |
10014871 | Chen et al. | Jul 2018 | B2 |
10082488 | Chen et al. | Sep 2018 | B2 |
10082565 | Chen | Sep 2018 | B2 |
10175347 | Chen et al. | Jan 2019 | B2 |
10187020 | Chen et al. | Jan 2019 | B2 |
10277236 | Chen et al. | Apr 2019 | B2 |
10478154 | Brown | Nov 2019 | B2 |
10624613 | Ralston | Apr 2020 | B2 |
10707886 | Chen et al. | Jul 2020 | B2 |
10820888 | Boser | Nov 2020 | B2 |
20020039042 | Jinzai | Apr 2002 | A1 |
20020045818 | Jeon | Apr 2002 | A1 |
20030107422 | Miyagi | Jun 2003 | A1 |
20030158478 | Petersen et al. | Aug 2003 | A1 |
20030173644 | Nakase | Sep 2003 | A1 |
20040100318 | Lim | May 2004 | A1 |
20050154300 | Wodnicki et al. | Jul 2005 | A1 |
20050203392 | Petersen et al. | Sep 2005 | A1 |
20050206412 | Moraveji | Sep 2005 | A1 |
20050248558 | Kobashi | Nov 2005 | A1 |
20060058588 | Zdeblick | Mar 2006 | A1 |
20060061386 | Kanzaki | Mar 2006 | A1 |
20060209632 | Goodman et al. | Sep 2006 | A1 |
20070001764 | Huang et al. | Jan 2007 | A1 |
20070014190 | Fehl et al. | Jan 2007 | A1 |
20070242567 | Daft et al. | Oct 2007 | A1 |
20080021327 | El-Bialy | Jan 2008 | A1 |
20080088341 | Kimura | Apr 2008 | A1 |
20080225639 | Hongou | Sep 2008 | A1 |
20080238532 | Hanazawa | Oct 2008 | A1 |
20080264171 | Wodnicki | Oct 2008 | A1 |
20080269614 | Adachi et al. | Oct 2008 | A1 |
20080309395 | Kaneko | Dec 2008 | A1 |
20090140810 | Kim et al. | Jun 2009 | A1 |
20090250729 | Lemmerhirt et al. | Oct 2009 | A1 |
20090289716 | Jaeger et al. | Nov 2009 | A1 |
20100026343 | Yang | Feb 2010 | A1 |
20100041997 | Amemiya et al. | Feb 2010 | A1 |
20100152587 | Haider et al. | Jun 2010 | A1 |
20100231259 | Jung | Sep 2010 | A1 |
20100317972 | Baumgartner et al. | Dec 2010 | A1 |
20110028845 | Haider | Feb 2011 | A1 |
20110043269 | Nishijima | Feb 2011 | A1 |
20110051536 | Park | Mar 2011 | A1 |
20110285457 | Ko et al. | Nov 2011 | A1 |
20120262221 | Bottarel et al. | Oct 2012 | A1 |
20130106485 | Mukhopadhyay | May 2013 | A1 |
20130187697 | Choy et al. | Jul 2013 | A1 |
20130314154 | Yoshikawa | Nov 2013 | A1 |
20140078866 | Kanamori et al. | Mar 2014 | A1 |
20140152369 | Qi | Jun 2014 | A1 |
20140288428 | Rothberg et al. | Sep 2014 | A1 |
20140296687 | Irazoqui et al. | Oct 2014 | A1 |
20140340136 | Teplechuk | Nov 2014 | A1 |
20150032002 | Rothberg et al. | Jan 2015 | A1 |
20150078125 | Falter et al. | Mar 2015 | A1 |
20150123640 | Kondou | May 2015 | A1 |
20150297193 | Rothberg et al. | Oct 2015 | A1 |
20150374335 | Brown | Dec 2015 | A1 |
20170160239 | Chen et al. | Jun 2017 | A1 |
20170160387 | Chen et al. | Jun 2017 | A1 |
20170160388 | Chen et al. | Jun 2017 | A1 |
20170163225 | Chen et al. | Jun 2017 | A1 |
20170163276 | Chen et al. | Jun 2017 | A1 |
20170202541 | Ralston | Jul 2017 | A1 |
20170264307 | Chen et al. | Sep 2017 | A1 |
20170307739 | Chen et al. | Oct 2017 | A1 |
20180210073 | Chen | Jul 2018 | A1 |
20180262200 | Chen et al. | Sep 2018 | A1 |
20180364200 | Chen et al. | Dec 2018 | A1 |
20190086525 | Chen et al. | Mar 2019 | A1 |
20190140603 | Chen et al. | May 2019 | A1 |
20190253061 | Chen et al. | Aug 2019 | A1 |
20190336111 | Chen et al. | Nov 2019 | A1 |
20200150252 | Chen et al. | May 2020 | A1 |
Number | Date | Country |
---|---|---|
1279844 | Jan 2001 | CN |
1414384 | Apr 2003 | CN |
1439461 | Sep 2003 | CN |
1564462 | Jan 2005 | CN |
1694140 | Nov 2005 | CN |
101040440 | Sep 2007 | CN |
101144797 | Mar 2008 | CN |
101176674 | May 2008 | CN |
100579458 | Jan 2010 | CN |
101647714 | Feb 2010 | CN |
101809461 | Aug 2010 | CN |
101904751 | Dec 2010 | CN |
102481139 | May 2012 | CN |
103033816 | Apr 2013 | CN |
103250117 | Aug 2013 | CN |
103607130 | Feb 2014 | CN |
103795363 | May 2014 | CN |
104054120 | Sep 2014 | CN |
104579256 | Apr 2015 | CN |
104638962 | May 2015 | CN |
104813404 | Jul 2015 | CN |
108472008 | Aug 2018 | CN |
1 932 479 | Jun 2008 | EP |
3383278 | Oct 2018 | EP |
3454082 | Mar 2019 | EP |
2 726 408 | May 1996 | FR |
04-062494 | Feb 1992 | JP |
H06-085585 | Mar 1994 | JP |
H08257019 | Oct 1996 | JP |
H11-261764 | Sep 1999 | JP |
2002-125969 | May 2002 | JP |
2002263104 | Sep 2002 | JP |
2006-061695 | Mar 2006 | JP |
2007111257 | May 2007 | JP |
2008-042521 | Feb 2008 | JP |
2009142352 | Jul 2009 | JP |
2010-022761 | Feb 2010 | JP |
2010-034855 | Feb 2010 | JP |
2010-042146 | Feb 2010 | JP |
2010-167167 | Aug 2010 | JP |
2010-193329 | Sep 2010 | JP |
2012-060328 | Mar 2012 | JP |
2012-528685 | Nov 2012 | JP |
2013-247536 | Dec 2013 | JP |
2014-198234 | Oct 2014 | JP |
2014-204195 | Oct 2014 | JP |
2015-033123 | Feb 2015 | JP |
2015-056890 | Mar 2015 | JP |
2015-115883 | Jun 2015 | JP |
2006-345481 | Dec 2016 | JP |
2018537185 | Dec 2018 | JP |
10-1024849 | Mar 2011 | KR |
201445554 | Dec 2014 | TW |
WO 2010055427 | May 2010 | WO |
2017096033 | Jun 2017 | WO |
2017096043 | Jun 2017 | WO |
Entry |
---|
Invitation to Pay Additional Fees dated Jan. 17, 2017 for Application No. PCT/US2016/064421. |
International Search Report and Written Opinion dated Apr. 4, 2017 for Application No. PCT/US2016/064421. |
Taiwanese Office Action dated Jan. 19, 2018 in connection with Taiwanese Application No. 105139662. |
Agarwal et al., Single-Chip Solution for Ultrasound Imaging Systems: Initial Results. 2007 IEEE Ultrasonics Symposium. Oct. 1, 2007;1563-6. |
Chen et al., Ultrasonic Imaging Front-End Design for CMUT: A 3-Level 30Vpp Pulse-Shaping Pulser with Improved Efficiency and a Noise-Optimized Receiver. IEEE Asian Solid-State Circuits Conference. Nov. 12-14, 2012;173-6. |
Cheng et al., An Efficient Electrical Addressing Method Using Through-Wafer vias for Two-Dimensional Ultrasonic Arrays. 2000 IEEE Ultrasonics Symposium. 2000;2:1179-82. |
Cheng et al., CMUT-in-CMOS ultrasonic transducer arrays with on-chip electronics. Transducers 2009. IEEE. Jun. 21, 2009;1222-5. |
Cheng et al., Electrical Through-Wafer Interconnects with Sub-PicoFarad Parasitic Capacitance. 2001 Microelectromechan Syst Conf. Aug. 24, 2001;18-21. |
Daft et al., 5F-3 A Matrix Transducer Design with Improved Image Quality and Acquisition Rate. 2007 IEEE Ultrasonics Symposium. Oct. 1, 2007;411-5. |
Daft et al., Microfabricated Ultrasonic Transducers Monolithically Integrated with High Voltage Electronics. 2004 IEEE Ultrasonics Symposium. Aug. 23, 2004;1:493-6. |
Gurun et al., Front-end CMOS electronics for monolithic integration with CMUT arrays: circuit design and initial experimental results. Proc Ultrason Symp. 2008;390-3. |
Khuri-Yakub et al., Miniaturized Ultrasound Imaging Probes Enabled by CMUT Arrays with Integrated Frontend Electronic Circuits. Conf Proc IEEE Eng Med Biol Soc. 2010;1:5987-90. doi:10.1109/IEMBS.2010.5627580. Epub Dec. 6, 2010. 13 pages. |
Kim et al., Design and Test of A Fully Controllable 64x128 2-D CMUT Array Integrated with Reconfigurable Frontend ASICs for Volumetric Ultrasound Imaging. IEEE. International Ultrasonics Symposium Proceedings. Oct. 7-10, 2012;77-80. doi: 10.1109/ULTSYM.2012.0019. |
International Preliminary Report on Patentability dated Jun. 14, 2018 in connection with International Application No. PCT/US2016/064421. |
Extended European Search Report dated Jun. 18, 2019 in connection with European Application No. 16871486.3. |
Extended European Search Report dated Jul. 18, 2019 in connection with European Application No. 16871492.1. |
Extended European Search Report dated Jun. 17, 2019 in connection with European Application No. 16871500.1. |
Extended European Search Report dated May 28, 2019 in connection with European Application No. 16871466.5. |
Extended European Search Report dated Jun. 4, 2019 in connection with European Application No. 16871463.2. |
Reyes et al., A 2GS/s 6-bit CMOS time-interleaved ADC for analysis of mixed-signal calibration techniques. Analog Integrated Circuits and Signal Processing. Springer New York LLC. Jul. 3, 2015; 85(1):3-16. |
Um et al., 24.8 An Analog-digital-hybrid single-chip RX beamformer with non-uniform sampling for 2D-CMUT ultrasound imaging to achieve wide dynamic range of delay and small chip area. IEEE International Solid State Circuits Conference. IEEE Service Center. Feb. 9, 2014; pp. 427-437. |
EP 16871486.3, Jun. 18, 2019, Extended European Search Report. |
EP 16871492.1, Jul. 18, 2019, Extended European Search Report. |
EP 16871500.1, Jun. 17, 2019, Extended European Search Report. |
EP 16871466.5, May 28, 2019, Extended European Search Report. |
EP 16871463.2, Jun. 4, 2019, Extended European Search Report. |
Chinese First Office Action dated Jul. 3, 2020 and English translation thereof in connection with Chinese Application No. 201680070793.1. |
International Search Report and Written Opinion dated Jan. 29, 2020 for Application No. PCT/US2019/060399. |
EP 18201497.7, dated Feb. 13, 2019, Extended European Search Report. |
Extended European Search Report dated Feb. 13, 2019 in connection with European Application No. 18201497.7. |
European Communication dated Jun. 25, 2021 in connection with European Application No. 18201497.7. |
Number | Date | Country | |
---|---|---|---|
20180210073 A1 | Jul 2018 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15645771 | Jul 2017 | US |
Child | 15934150 | US | |
Parent | 15288324 | Oct 2016 | US |
Child | 15645771 | US | |
Parent | 14957382 | Dec 2015 | US |
Child | 15288324 | US |