Multi-mode envelope tracking amplifier circuit

Information

  • Patent Grant
  • 11283407
  • Patent Number
    11,283,407
  • Date Filed
    Thursday, September 3, 2020
    3 years ago
  • Date Issued
    Tuesday, March 22, 2022
    2 years ago
Abstract
A multi-mode envelope tracking (ET) amplifier circuit is provided. The multi-mode ET amplifier circuit can operate in a low-resource block (RB) mode, a mid-RB mode, and a high-RB mode. The multi-mode ET amplifier circuit includes fast switcher circuitry having a first switcher path and a second switcher path and configured to generate an alternating current (AC) current. A control circuit activates the fast switcher circuitry in the mid-RB mode and the high-RB mode, while deactivating the fast switcher circuitry in the low-RB mode. More specifically, the control circuit selectively activates one of the first switcher path and the second switcher path in the mid-RB mode and activates both the first switcher path and the second switcher path in the high-RB mode. As a result, it is possible to improve efficiency of ET tracker circuitry and the multi-mode ET amplifier circuit in all operation modes.
Description
FIELD OF THE DISCLOSURE

The technology of the disclosure relates generally to power management in wireless communication devices.


BACKGROUND

Mobile communication devices have become increasingly common in current society. The prevalence of these mobile communication devices is driven in part by the many functions that are now enabled on such devices. Increased processing capabilities in such devices means that mobile communication devices have evolved from being pure communication tools into sophisticated mobile multimedia centers that enable enhanced user experiences.


The redefined user experience requires higher data rates offered by wireless communication technologies, such as long-term evolution (LTE). To achieve the higher data rates in mobile communication devices, sophisticated power amplifiers (PAs) may be employed to increase output power of radio frequency (RF) signals (e.g., maintaining sufficient energy per bit) communicated by mobile communication devices. However, the increased output power of RF signals can lead to increased power consumption and thermal dissipation in mobile communication devices, thus compromising overall performance and user experiences.


Envelope tracking is a power management technology designed to improve efficiency levels of PAs to help reduce power consumption and thermal dissipation in mobile communication devices. As the name suggests, envelope tracking employs a system that keeps track of the amplitude envelope of the RF signals communicated by mobile communication devices. The envelope tracking system constantly adjusts supply voltage applied to the PAs to ensure that the PAs are operating at a higher efficiency for a given instantaneous output power requirement of the RF signals. In addition, it can help to further improve efficiency of the PAs by minimizing electrical currents sourced from the PAs.


SUMMARY

Aspects disclosed in the detailed description include a multi-mode envelope tracking (ET) amplifier circuit. The multi-mode ET amplifier circuit can operate in a low-resource block (RB) mode, a mid-RB mode, and a high-RB mode. The multi-mode ET amplifier circuit includes ET tracker circuitry to provide an ET modulated voltage to an output node and fast switcher circuitry to generate an alternating current (AC) current. The fast switcher circuitry includes a first switcher path and a second switcher path. A control circuit activates the fast switcher circuitry in the mid-RB mode and the high-RB mode, while deactivating the fast switcher circuitry in the low-RB mode. More specifically, the control circuit activates the fast switcher circuitry to provide the AC current to the output node via one of the first switcher path and the second switcher path in the mid-RB mode, while activating the fast switcher circuitry to provide the AC current to the output node via both the first switcher path and the second switcher path in the high-RB mode. Accordingly, a power amplifier circuit(s) coupled to the output node can amplify a radio frequency (RF) signal based on the ET modulated voltage and the AC current. As a result, it is possible to improve efficiency of the ET tracker circuitry and the multi-mode ET amplifier circuit in all operation modes.


In one aspect, a multi-mode ET amplifier circuit is provided. The multi-mode ET amplifier circuit includes an output node. The multi-mode ET amplifier circuit also includes at least one power amplifier circuit coupled to the output node and configured to amplify an RF signal. The multi-mode ET amplifier circuit also includes ET tracker circuitry configured to provide an ET modulated voltage to the output node. The multi-mode ET amplifier circuit also includes fast switcher circuitry comprising a first switcher path and a second switcher path and configured to generate an AC current. The multi-mode ET amplifier circuit also includes a control circuit. The control circuit is configured to deactivate the fast switcher circuitry in a low-RB mode. The control circuit is also configured to activate the fast switcher circuitry to provide the AC current to the output node via a selected switcher path among the first switcher path and the second switcher path in a mid-RB mode in which the RF signal comprises more RBs than in the low-RB mode. The control circuit is also configured to activate the fast switcher circuitry to provide the AC current to the output node via the first switcher path and the second switcher path in a high-RB mode in which the RF signal comprises more RBs than in the mid-RB mode.


In another aspect, a multi-mode ET amplifier circuit is provided. The multi-mode ET amplifier circuit includes a first output node and a second output node. The multi-mode ET amplifier circuit also includes at least one power amplifier circuit configured to amplify an RF signal. The at least one power amplifier circuit includes a driver stage power amplifier and an output stage differential power amplifier comprising a plus power amplifier and a minus power amplifier. The multi-mode ET amplifier circuit also includes first ET tracker circuitry configured to provide a first ET modulated voltage to the first output node. The multi-mode ET amplifier circuit also includes second ET tracker circuitry configured to provide a second ET modulated voltage to the second output node. The multi-mode ET amplifier circuit also includes first fast switcher circuitry configured to provide a first AC current to the first output node. The multi-mode ET amplifier circuit also includes second fast switcher circuitry configured to provide a second AC current to the second output node. The multi-mode ET amplifier circuit also includes a control circuit. The control circuit is configured to deactivate the first fast switcher circuitry and the second fast switcher circuitry in a low-RB mode. The control circuit is also configured to activate the first fast switcher circuitry to provide the first AC current to the first output node in a mid-RB mode and a high-RB mode in which the RF signal comprises more RBs than in the low-RB mode. The control circuit is also configured to activate the second fast switcher circuitry to provide the second AC current to the second output node in the mid-RB mode and the high-RB mode in which the RF signal comprises more RBs than in the mid-RB mode.


Those skilled in the art will appreciate the scope of the disclosure and realize additional aspects thereof after reading the following detailed description in association with the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings incorporated in and forming a part of this specification illustrate several aspects of the disclosure and, together with the description, serve to explain the principles of the disclosure.



FIG. 1 is a schematic diagram of an exemplary orthogonal frequency division multiplexing (OFDM) time-frequency grid illustrating at least one resource block (RB);



FIG. 2 is a schematic diagram of an exemplary conventional envelope tracking (ET) amplifier circuit including ET tracker circuitry configured to provide an ET modulated voltage to at least one power amplifier circuit for amplifying the RF signal of FIG. 1;



FIG. 3 is a schematic diagram of an exemplary multi-mode ET amplifier circuit that can operate with an improved efficiency greater than the conventional ET amplifier circuit of FIG. 2 in low-resource block (RB) mode, mid-RB mode, and high-RB mode;



FIG. 4 is a schematic diagram of an exemplary multi-mode ET amplifier circuit configured to support at least one power amplifier circuit operating in low-RB mode, mid-RB mode, and high-RB mode based on first ET tracker circuitry and second ET tracker circuitry; and



FIG. 5 is a schematic diagram of an exemplary multi-mode ET amplifier circuit configured to support at least one power amplifier circuit operating in low-RB mode, mid-RB mode, and high-RB mode according to an alternative embodiment.





DETAILED DESCRIPTION

The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.


It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.


It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.


Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.


The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.


Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.


Aspects disclosed in the detailed description include a multi-mode envelope tracking (ET) amplifier circuit. The multi-mode ET amplifier circuit can operate in a low-resource block (RB) mode, a mid-RB mode, and a high-RB mode. The multi-mode ET amplifier circuit includes ET tracker circuitry to provide an ET modulated voltage to an output node and fast switcher circuitry to generate an alternating current (AC) current. The fast switcher circuitry includes a first switcher path and a second switcher path. A control circuit activates the fast switcher circuitry in the mid-RB mode and the high-RB mode, while deactivating the fast switcher circuitry in the low-RB mode. More specifically, the control circuit activates the fast switcher circuitry to provide the AC current to the output node via one of the first switcher path and the second switcher path in the mid-RB mode, while activating the fast switcher circuitry to provide the AC current to the output node via both the first switcher path and the second switcher path in the high-RB mode. Accordingly, a power amplifier circuit(s) coupled to the output node can amplify a radio frequency (RF) signal based on the ET modulated voltage and the AC current. As a result, it is possible to improve efficiency of ET tracker circuitry and the multi-mode ET amplifier circuit in all operation modes.


Before discussing the multi-mode ET amplifier circuit of the present disclosure, a brief overview of an RB-based resource allocation scheme is first provided with reference FIG. 1 to help understand the relationship between bandwidth of an RF signal and the number of RBs allocated to the RF signal. A brief discussion of a conventional ET amplifier circuit for amplifying an RF signal is then provided with reference to FIG. 2. The discussion of specific exemplary aspects of a multi-mode ET amplifier circuit starts below with reference to FIG. 3.


In this regard, FIG. 1 is a schematic diagram of an exemplary orthogonal frequency division multiplexing (OFDM) time-frequency grid 10 illustrating at least one RB 12. The OFDM time-frequency grid 10 includes a frequency axis 14 and a time axis 16. Along the frequency axis 14, there is a plurality of subcarriers 18(1)-18(M). The subcarriers 18(1)-18(M) are orthogonally separated from each other by a frequency spacing Δf of 15 KHz. Along the time axis 16, there is a plurality of OFDM symbols 20(1)-20(N). Each intersection of the subcarriers 18(1)-18M) and the OFDM symbols 20(1)-20(N) defines a resource element (RE) 21.


In one example, the RB 12 includes twelve (12) consecutive subcarriers among the subcarriers 18(1)-18(M), and seven (7) consecutive OFDM symbols among the OFDM symbols 20(1)-20(N). In this regard, the RB 12 includes eighty-four (84) of the REs 21 (12 subcarriers×7 OFDM symbols). The RB 12 has an RB duration 22, which equals a one-half millisecond (0.5 ms), along the time axis 16. Accordingly, the RB 12 has a bandwidth 24, which equals 180 KHz (15 KHz/subcarrier×12 subcarriers), along the frequency axis 14. In OFDM-based communication systems such as long-term evolution (LTE) and fifth-generation new radio (5G-NR), the RB 12 is the minimum unit for allocating resources to users.


In an LTE system, an RF signal 26 can occupy multiple subcarriers among the subcarriers 18(1)-18(N). In this regard, a signal bandwidth 28 of the RF signal 26 is a function of the number of RBs 12 contained in the RF signal 26 along the frequency axis 14. In this regard, if the RF signal 26 contains ten (10) RBs 12, then the signal bandwidth 28 will be 1.8 MHz (180 KHz/RB×10 RBs). If the RF signal 26 contains twenty-five (25) RBs 12, then the signal bandwidth 28 will be 4.5 MHz (180 KHz/RB×25 RBs). If the RF signal 26 contains two hundred (200) RBs 12, then the signal bandwidth 28 will be 36 MHz (180 KHz/RB×200 RBs). In this regard, the more RBs 12 the RF signal 26 contains, the wider the signal bandwidth 28 will be, and the more subcarriers among the subcarriers 18(1)-18(M) are modulated within the RB duration 22. As such, the RF signal 26 can exhibit more and faster amplitude variations within the RB duration 22 when the RF signal 26 is modulated according to a selected modulation and coding scheme (MCS). As a result, when the RF signal 26 is amplified for transmission over a wireless medium, a power amplifier circuit would need to operate fast enough to keep up with the faster amplitude variations of the RF signal 26 across the signal bandwidth 28 within the RB duration 22. Accordingly, a circuit providing ET modulated voltage to the power amplifier circuit needs to provide the ET modulation at a faster frequency (e.g., 250 MHz or above) to keep up with the fast operation of the power amplifier circuit.


In this regard, FIG. 2 is a schematic diagram of an exemplary conventional ET amplifier circuit 30 including ET tracker circuitry 32 configured to provide an ET modulated voltage VCC to at least one power amplifier circuit 34 for amplifying the RF signal 26 of FIG. 1. Elements of FIG. 1 are referenced in conjunction with FIG. 2 and will not be re-described herein.


The ET tracker circuitry 32 includes a tracker input 36 and a tracker output 38. The ET tracker circuitry 32 receives an ET modulated target voltage VTARGET at the tracker input 36 and generates an ET modulated output voltage VOUT, which tracks the ET modulated target voltage VTARGET, at the tracker output 38. The tracker output 38 is coupled to an output node 40 via an offset capacitor 42. The offset capacitor 42 is configured to convert the ET modulated output voltage VOUT into the ET modulated voltage VCC at the output node 40. In a non-limiting example, the ET modulated voltage VCC is one volt (1V) higher than the ET modulated output voltage VOUT.


In the conventional ET amplifier circuit 30, the ET modulated target voltage VTARGET provides a target voltage envelope for the ET modulated voltage VCC, which serves as a supply voltage to the power amplifier circuit 34 for amplifying the RF signal 26. As previously discussed in FIG. 1, the RF signal 26 may have faster amplitude variations within the RB duration 22 when the RF signal 26 contains a higher number of RBs 12 (e.g., more than 100 RBs). As such, the ET modulated voltage Vcc needs to change at a faster frequency within the RB duration 22 (dVOUT/dt) to keep up with the faster amplitude variations of the RF signal 26.


The power amplifier circuit 34 is coupled to the output node 40 to receive the ET modulated voltage VCC. The power amplifier circuit 34 has a load line RLOAD, which induces a load current ILOAD based on the ET modulated voltage VCC (e.g., ILOAD=VCC÷RLOAD). The load current ILOAD includes a DC current IDC and an AC current IAC. The AC current IAC has an AC current frequency that tracks the variations of the ET modulated voltage VCC. In this regard, the AC current frequency is higher when the RF signal 26 contains more than 100 RBs, and is lower when the RF signal 26 contains less than or equal to 100 RBs.


The conventional ET amplifier circuit 30 includes switcher circuitry 44 and a control circuit 46 configured to control the switcher circuitry 44. The switcher circuitry 44 includes a DC-DC converter 48 and an inductor 50. The DC-DC converter 48 is configured to generate a DC voltage VDC. The inductor 50, which can have an inductance L between 1.1 microHenry (1.1 μH) and 2.2 μH for example, induces a switcher current ISW. The switcher current ISW has a switcher current frequency dISW/dt that can be determined based on the equation (Eq. 1) below.

dISW/dt=(VDC−VCC)/L  (Eq. 1)


As can be seen from the equation (Eq. 1) above, the switcher current frequency dISW/dt is inversely related to the inductance L of the inductor 50. Given that the inductance L of the inductor 50 needs to be large enough to help reduce noise degradation, the switcher current frequency dISW/dt may not be fast enough to keep up with modulation changes of the ET modulated voltage VCC when the RF signal 26 contains more than 100 RBs. As such, the switcher circuitry 44 would only be able to provide the switcher current ISW as the DC current IDC in the load current ILOAD. Consequently, the ET tracker circuitry 32 will be forced to supply the AC current IAC in the load current ILOAD, thus compromising efficiency of the ET tracker circuitry 32.


The ET tracker circuitry 32 provides a sense current ISENSE, which is proportional to the AC current IAC, to the control circuit 46. The control circuit 46 relies on the sense current ISENSE to detect the AC current IAC generated by the ET tracker circuitry 32, and controls the switcher circuitry 44 to adjust the switcher current ISW in an effort to minimize the AC current IAC. In this regard, when the ET tracker circuitry 32 increases the AC current IAC, the sense current ISENSE would also increase proportionally. The increased sense current ISENSE can cause parasitic capacitance to increase in field-effect transistors (FETs) contained in the switcher circuitry 44, thus further reducing the efficiency of the switcher circuitry 44. In this regard, it may be desired to minimize the AC current IAC generated by the ET tracker circuitry 32 under all operating conditions, especially when the RF signal 26 contains more than 100 RBs.


In this regard, FIG. 3 is a schematic diagram of an exemplary multi-mode ET amplifier circuit 52 including ET tracker circuitry 54 that can operate with improved efficiency greater than the ET tracker circuitry 32 in the conventional ET amplifier circuit 30 of FIG. 2 in a low-RB mode, a mid-RB mode, and a high-RB mode. The multi-mode ET amplifier circuit 52 includes an output node 56 coupled to at least one power amplifier circuit 58. In a non-limiting example, the power amplifier circuit 58 can be a serial amplifier circuit, which includes a driver stage amplifier and an output stage amplifier coupled in tendon, or a differential amplifier circuit, which includes a driver stage amplifier and an output stage differential amplifier coupled in tendon. The power amplifier circuit 58 is configured to amplify an RF signal 60 to a determined power.


In examples discussed herein, the multi-mode ET amplifier circuit 52 operates in the low-RB mode when the RF signal 60 includes less than or equal to 100 RBs (≤100 RBs). The multi-mode ET amplifier circuit 52 operates in the mid-RB mode when the RF signal 60 includes more than 100 RBs but less than 300 RBs (>100 RBs and <300 RBs). The multi-mode ET amplifier circuit 52 operates in the high-RB mode when the RF signal 60 includes greater than or equal to 300 RBs (≥300 RBs).


The multi-mode ET amplifier circuit 52 includes slow switcher circuitry 62, which is functionally equivalent to the switcher circuitry 44 in FIG. 2 and typically operates in the low-RB mode. The multi-mode ET amplifier circuit 52 also includes fast switcher circuitry 64 configured to operate only in the mid-RB mode and the high-RB mode. As is further discussed below, the fast switcher circuitry 64 can be activated in the mid-RB mode and the high-RB mode to help minimize AC current supplied by the ET tracker circuitry 54, thus improving operating efficiency of the ET tracker circuitry 54 and the multi-mode ET amplifier circuit 52 as a whole.


The ET tracker circuitry 54, which can be functionally equivalent to the ET tracker circuitry 32 of FIG. 2, includes a tracker input 66 and a tracker output 68. The ET tracker circuitry 54 receives an ET modulated target voltage VTARGET at the tracker input 66 and generates an ET modulated output voltage VOUT, which tracks the ET modulated target voltage VTARGET, at the tracker output 68. The tracker output 68 is coupled to the output node 56 via an offset capacitor 70. The offset capacitor 70 is configured to convert the ET modulated output voltage VOUT into the ET modulated voltage VCC at the output node 56. In a non-limiting example, the ET modulated voltage VCC is one volt (1 V) higher than the ET modulated output voltage VOUT.


In the multi-mode ET amplifier circuit 52, the ET modulated target voltage VTARGET provides a target voltage envelope for the ET modulated voltage VCC, which serves as a supply voltage to the power amplifier circuit 58 for amplifying the RF signal 60. The power amplifier circuit 58 has a load line RLOAD, which induces a load current ILOAD based on the ET modulated voltage VCC (e.g., ILOAD=VCC÷RLOAD). As previously discussed in FIG. 2, the load current ILOAD includes the DC current IDC and the AC current IAC.


The slow switcher circuitry 62 includes a first DC-DC converter 72 and a first inductor 74. The first DC-DC converter 72 is configured to generate a first DC voltage VDC_L. The first inductor 74, which can have a first inductance L1 between 1.1 μH and 2.2 μH for example, induces a DC current ISW_L.


The fast switcher circuitry 64 includes a second DC-DC converter 76, a second inductor 78, and a third inductor 80. The second DC-DC converter 76 and the second inductor 78 form a first switcher path 82. The second DC-DC converter 76 and the third inductor 80 form a second switcher path 84. The second DC-DC converter 76 is configured to generate a second DC voltage VDC_S based on a supply voltage VBATAMP supplied by an inductor-based buck-boost circuit 86. The second inductor 78, which has a second inductance L2 between 100 nanoHenry (nH) and 200 nH and the third inductor 80, which has a third inductance L3 between 100 nH and 200 nH, induces an AC current ISW_S. The second inductance L2 and the third inductance L3 can be equal or different. In a non-limiting example, the second inductor 78 and the third inductor 80 are disposed in parallel between the second DC-DC converter 76 and the tracker output 68 to form an inductor pair 88. When activated, the fast switcher circuitry 64 can provide the AC current ISW_S to the tracker output 68 and subsequently to the output node 56 via the offset capacitor 70. Thus, the fast switcher circuitry 64 can supply the AC current IAC in the load current ILOAD. As a result, it is possible to minimize the AC current supplied by the ET tracker circuitry 54, thus helping to improve the operating efficiency of the ET tracker circuitry 54.


The multi-mode ET amplifier circuit 52 includes a control circuit 90. The control circuit 90 includes a slow switcher controller 92 coupled to the slow switcher circuitry 62 and a fast switcher controller 94 coupled to the fast switcher circuitry 64. In a non-limiting example, the slow switcher controller 92 and the fast switcher controller 94 are both provided as bang-band controllers (BBCs).


The slow switcher controller 92 is configured to activate the slow switcher circuitry 62 in the low-RB mode, the mid-RB mode, and the high-RB mode to provide the DC current ISW_L to the output node 56 as the DC current IDC in the load current ILOAD.


The fast switcher controller 94 is configured to activate the fast switcher circuitry 64 to provide the AC current ISW_S to the tracker output 68 and subsequently to the output node 56 as the AC current IAC in the load current ILOAD. More specifically, in the mid-RB mode, the fast switcher controller 94 controls the fast switcher circuitry 64 to provide the AC current ISW_S through a selected switcher path between the first switcher path 82 and the second switcher path 84. For example, the fast switcher controller 94 can select the first switcher path 82 by closing switch S1 and opening switch S2 or select the second switcher path 84 by opening switch S1 and closing switch S2.


In the high-RB mode, the fast switcher controller 94 controls the fast switcher circuitry 64 to provide the AC current ISW_S through both the first switcher path 82 and the second switcher path 84 by concurrently closing switch S1 and switch S2. Given that the second inductor 78 and the third inductor 80 are disposed in parallel, inductance of the inductor pair 88 would be smaller than the second inductance L2 and the third inductance L3. As such, the fast switcher circuitry 64 can support higher switcher current frequency dISW_S/dt compared to providing the AC current ISW_S through the selected switcher path between the first switcher path 82 and the second switcher path 84. When the multi-mode ET amplifier circuit 52 is operating in the low-RB mode, the fast switcher controller 94 deactivates the fast switcher circuitry 64.


The fast switcher controller 94 can be configured to activate or deactivate the fast switcher circuitry 64 based on whether the ET tracker circuitry 54 is forced to generate the AC current IAC Specifically, the fast switcher controller 94 may activate the fast switcher circuitry 64 in response to determining that the ET tracker circuitry 54 is sourcing the AC current IAC to the output node 56. The control circuit 90 may deactivate the fast switcher circuitry 64 in response to determining that the ET tracker circuitry 54 is sinking the AC current IAC from the output node 56.


Given that the amplitude variations of the RF signal 60 can be slower in the low-RB mode as opposed to being faster in the mid-RB mode and the high-RB mode, the slow switcher circuitry 62 may be able to supply the AC current IAC in the low-RB mode in addition to supplying the DC current IDC. As such, the slow switcher controller 92 may control the slow switcher circuitry 62 to provide the AC current IAC to the output node 56, thus helping to minimize the AC current IAC supplied by the ET tracker circuitry 54, which further helps to improve the operating efficiency of the ET tracker circuitry 54 in the low-RB mode.


The fast switcher circuitry 64 can be configured to generate a switcher sense current 96 that is in proportion to the AC current ISW_S generated by the fast switcher circuitry 64. Likewise, the ET tracker circuitry 54 can be configured to generate a tracker sense current 98 that is in proportion to the AC current IAC sourced or sank by the ET tracker circuitry 54. The tracker sense current 98 is a positive current when the ET tracker circuitry 54 is sourcing the AC current IAC. In contrast, the tracker sense current 98 is a negative current when the ET tracker circuitry 54 is sinking the AC current IAC.


In a non-limiting example, the fast switcher controller 94 receives the tracker sense current 98 from the ET tracker circuitry 54. The fast switcher controller 94 can control the fast switcher circuitry 64 to increase the AC current ISW_S in response to the tracker sense current 98 being the positive current. In contrast, the fast switcher controller 94 can control the fast switcher circuitry 64 to decrease the AC current ISW_S in response to the tracker sense current 98 being the negative current.


More specifically, the fast switcher controller 94 can utilize a first positive current threshold and a second positive current threshold that is higher than the first positive current threshold to help determine whether the multi-mode ET amplifier circuit 52 is operating in the mid-RB mode or the high-RB mode. If the tracker sense current 98 is higher than the first positive current threshold but lower than the second positive current threshold, the fast switcher controller 94 can determine that the multi-mode ET amplifier circuit 52 is operating in the mid-RB mode. Accordingly, the fast switcher controller 94 can activate the selected switcher path between the first switcher path 82 and the second switcher path 84 to provide the AC current ISW_S to the output node 56 as the AC current IAC. If the tracker sense current 98 is higher than the second positive current threshold, the fast switcher controller 94 can determine that the multi-mode ET amplifier circuit 52 is operating in the high-RB mode. Accordingly, the fast switcher controller 94 actives both the first switcher path 82 and the second switcher path 84 to provide the AC current ISW_S to the output node 56 as the AC current IAC. In contrast, if the tracker sense current 98 is below the first positive current threshold, the fast switcher controller 94 can determine that the multi-mode ET amplifier circuit 52 is operating in the low-RB mode. Accordingly, the fast switcher controller 94 deactivates the first switcher path 82 and the second switcher path 84.


The slow switcher controller 92 is configured to receive the switcher sense current 96 and the tracker sense current 98 from the fast switcher circuitry 64 and the ET tracker circuitry 54, respectively. The slow switcher controller 92 controls the slow switcher circuitry 62 to adjust the DC current ISW_L based on the switcher sense current 96 and the tracker sense current 98.


The multi-mode ET amplifier circuit 52 includes a current combiner 100 configured to receive and combine the switcher sense current 96 and the tracker sense current 98 to generate a combined sense current 102. The multi-mode ET amplifier circuit 52 also includes a gain regulator 104 provided between the current combiner 100 and the slow switcher controller 92. The gain regulator 104 receives the combined sense current 102 from the current combiner 100 and scales the combined sense current 102 based on a scaling factor to generate a scaled sense current 106. The gain regulator 104 is further configured to provide the scaled sense current 106 to the slow switcher controller 92 for controlling the slow switcher circuitry 62.


The gain regulator 104 is provided to keep the amount of the combined sense current 102 relatively stable between the low-RB mode and the mid-RB mode or the high-RB mode. In a non-limiting example, the scaling factor is set to one in the low-RB mode and less than one in the mid-RB mode or the high-RB mode. In a non-limiting example, the scaling factor can be greater than 1/30 and less than one in the mid-RB mode, and less than 1/30 in the high-RB mode. The scaling factor can be set to one in the low-RB mode, because the combined sense current 102 would be smaller as a result of the fast switcher circuitry 64 being deactivated and the switcher sense current 96 being eliminated. In contrast, in the mid-RB and the high-RB mode, the combined sense current 102 would be higher as a result of the fast switcher circuitry 64 being activated. Thus, by setting the scaling factor to be less than one, it is possible to scale down the amount of the combined sense current 102 in the mid-RB mode and the high-RB mode. As a result, the slow switcher circuitry 62 can include less and smaller FETs (e.g., with thinner dielectric layer), thus helping to reduce parasitic capacitance in the slow switcher circuitry 62. In addition, by scaling down the amount of the combined sense current 102 in the mid-RB mode and the high-RB mode, the slow switcher circuitry 62 can operate at a lowest possible switching frequency. The combination of reduced parasitic capacitance and lowered switching frequency allows the slow switcher circuitry 62 to operate at a higher efficiency.


In a non-limiting example, the slow switcher controller 92 can determine the amount of the load current ILOAD at the output node 56 based on the scaled sense current 106 (e.g., based on a look-up table). As such, the slow switcher controller 92 can control the first DC-DC converter 72 to adjust the first DC voltage VDC_L to increase or decrease the DC current ISW_L.


As previously discussed, the ET modulated target voltage VTARGET provides the target voltage envelope for the ET modulated voltage VCC, which serves as a supply voltage to the power amplifier circuit 58 for amplifying the RF signal 60. In this regard, the ET modulated voltage VCC is configured to vary according to the amplitude variations of the RF signal 60 at the output node 56. Accordingly, the AC current ISW_S also needs to vary according to the amplitude variations of the RF signal 60 to maximize operating efficiency of the multi-mode ET amplifier circuit 52.


However, active components (e.g., FETs, switching drivers, switches, and inductors) in the fast switcher controller 94 and the fast switcher circuitry 64 can introduce delays in the AC current ISW_S. For example, in the high-RB mode where the RF signal 60 includes more than 300 RBs, the AC current ISW_S can be delayed by approximately one to two nanoseconds (1-2 ns), which can cause the multi-mode ET amplifier circuit 52 to lose two to three percent (2-3%) of efficiency. Hence, it may be desired to provide a timing advance in the AC current ISW_S to mitigate the delay resulting from the fast switcher controller 94 and the fast switcher circuitry 64.


In this regard, the multi-mode ET amplifier circuit 52 further includes delay compensation circuitry 108 configured to mitigate a processing delay in the fast switcher controller 94 and the fast switcher circuitry 64. The delay compensation circuitry 108 is coupled to the ET tracker circuitry 54 and the fast switcher controller 94. The delay compensation circuitry 108 is configured to provide a timing advance in the AC current ISW_S by delaying the ET modulated target voltage VTARGET, thus compensating for the processing delay associated with the fast switcher circuitry 64 in the mid-RB mode and the high-RB mode. In a non-limiting example, the delay compensation circuitry 108 is configured to delay the ET modulated target voltage VTARGET by an estimated processing delay dT (e.g., 1-2 ns) associated with the fast switcher controller 94 and the fast switcher circuitry 64.


At any determined time t, the delay compensation circuitry 108 receives an advanced ET modulated target voltage V′TARGET that represents the ET modulated target voltage ETARGET at time t+dT. In this regard, the advanced ET modulated target voltage V′TARGET is a forward-looking sample of the ET modulated target voltage VTARGET at the time t+dT. The delay compensation circuitry 108 includes first delay circuitry 110 configured to delay the advanced ET modulated target voltage V′TARGET by the estimated processing delay dT to generate the ET modulated target voltage VTARGET. The delay compensation circuitry 108 includes second delay circuitry 112 configured to delay the ET modulated target voltage VTARGET by the estimated processing delay dT to generate a delayed ET modulated target voltage V″TARGET. In this regard, the delayed ET modulated target voltage V″TARGET is a backward-looking sample of the ET modulated target voltage VTARGET at the time t-dT.


The delay compensation circuitry 108 also includes current adjustment circuitry 114. The current adjustment circuitry 114 generates a differential current ΔI indicative of an estimated current change at the determined time t. In a non-limiting example, the current adjustment circuitry 114 determines the differential current ΔI based on the equations (Eq. 2.1, Eq. 2.2, and Eq. 2.3) below.

ΔIC=C/dT×[VCC(t−dT)−2VCC(t)+VCC(t+dT)]  (Eq. 2.1)
ΔILOAD=1/RLOAD×[VCC(t+dT)−VCC(t)]  (Eq. 2.2)
ΔI=ΔIC+ΔILOAD  (Eq. 2.3)


In Eq. 2.1 ΔIC represents an estimated current change relative to a bypass capacitor 116, and C represents total load capacitance of the power amplifier circuit 58. VCC(t−dT), VCC(t), and VCC(t+dT) represent estimates of the ET modulated voltage VCC at times t−dT, t, and t+dT, respectively. In Eq. 2.2, ΔILOAD represents an estimated current change relative to the load line RLOAD for the duration between t−dT and t+dT. In a non-limiting example, the total load capacitance C is typically known and does not change for a given design of the power amplifier circuit 58. The load line RLOAD, on the other hand, will change from time to time to adapt to voltage standing wave ratio (VSWR) changes of the ET tracker circuitry 54. In a non-limiting example, the load line RLOAD can be determined based on a look-up table (LUT) of the ET tracker circuitry 54.


The multi-mode ET amplifier circuit 52 includes a second combiner 118. The second combiner 118 combines the differential current Δl with the tracker sense current 98 to generate a delay-compensated sense current 120, and provide the delay-compensated sense current 120 to the fast switcher controller 94. The fast switcher controller 94 is configured to control the fast switcher circuitry 64 based on the delay-compensated sense current 120 to minimize the processing delay in the AC current ISW_S, thus helping to further improve the efficiency of the multi-mode ET amplifier circuit 52.


Notably, the multi-mode ET amplifier circuit 52 can include more than one of the ET tracker circuitry 54 for supporting concurrent RF signal transmissions such as uplink carrier aggregation (ULCA). In addition, the power amplifier circuit 58 can be provided as a differential power amplifier circuit including a driver stage amplifier and a differential output stage amplifier. In this regard, as described next in FIGS. 4 and 5, it may be possible to utilize the multiple ET tracker circuitries already existed in the multi-mode ET amplifier circuit 52 to provide the AC current IAC in the mid-RB mode and the high-RB mode using a single inductor, and thus a single switcher path, in the fast switcher circuitry 64. Understandably, eliminating a second switcher path from the fast switcher circuitry 64 can help reduce cost and implementation complexity.


In this regard, FIG. 4 is a schematic diagram of an exemplary multi-mode ET amplifier circuit 122 configured to support at least one power amplifier circuit 124 operating in the low-RB mode, the mid-RB mode, and the high-RB mode based on first ET tracker circuitry 126 and second ET tracker circuitry 128. The multi-mode ET amplifier circuit 122 includes a first output node 130 and a second output node 132. In a non-limiting example, the power amplifier circuit 124 is a differential power amplifier circuit including a driver stage amplifier 134 and an output stage amplifier 136. The output stage amplifier 136 is a differential amplifier including a plus power amplifier 138P coupled to the first output node 130 and a minus power amplifier 138M coupled to the second output node 132. The power amplifier circuit 124 is configured to amplify an RF signal 140 based on a first ET modulated voltage VCC1 received at the first output node 130 and a second ET modulated voltage VCC2 received at the second output node 132. The first ET tracker circuitry 126 is coupled to the first output node 130 via a first offset capacitor COFFSET1 and the second ET tracker circuitry 128 is coupled to the second output node 132 via a second offset capacitor COFFSET2. The first ET tracker circuitry 126 is configured to provide the first ET modulated voltage VCC1 to the first output node 130 based on a first ET modulated target voltage VTARGET1 and a first supply voltage VBATAMP1. The second ET tracker circuitry 128 is configured to provide the second ET modulated voltage VCC2 to the second output node 132 based on a second ET modulated target voltage VTARGET2 and a second supply voltage VBATAMP2. The multi-mode ET amplifier circuit 122 includes a first inductor-based buck-boost circuit 142 to provide the first supply voltage VBATAMP1 to the first ET tracker circuitry 126 and a second inductor-based buck-boost circuit 144 to supply the second supply voltage VBATAMP2 to the second ET tracker circuitry 128.


The multi-mode ET amplifier circuit 122 includes first fast switcher circuitry 146 and second fast switcher circuitry 148. The first fast switcher circuitry 146 and the second fast switcher circuitry 148 each include a respective DC-DC converter 150, a respective inductor 152, and a respective switch S1.


The multi-mode ET amplifier circuit 122 includes a fast switcher controller 154 to control the first fast switcher circuitry 146 and the second fast switcher circuitry 148. The fast switcher controller 154 activates the first fast switcher circuitry 146 and the second fast switcher circuitry 148 to provide a first AC current IAC1 and a second AC current IAC2 to the first output node 130 and the second output node 132, respectively, in the mid-RB mode and the high-RB mode. The fast switcher controller 154 deactivates the first fast switcher circuitry 146 and the second fast switcher circuitry 148 in the low-RB mode.


The multi-mode ET amplifier circuit 122 also includes first slow switcher circuitry 156 and second slow switcher circuitry 158. The first slow switcher circuitry 156 and the second slow switcher circuitry 158 each include a respective DC-DC converter 160 and a respective inductor 162. Notably, the respective inductor 162 has substantially higher inductance than the respective inductor 152. The multi-mode ET amplifier circuit 122 includes a slow switcher controller 164 to control the first slow switcher circuitry 156 and the second slow switcher circuitry 158. The slow switcher controller 164 activates the first slow switcher circuitry 156 and the second slow switcher circuitry 158 to provide a first DC current IDC1 and a second DC current IDC2 to the first output node 130 and the second output node 132, respectively, in the low-RB mode, the mid-RB mode, and the high-RB mode.


Notably, the first ET tracker circuitry 126 and the second ET tracker circuitry 128 can support additional power amplifier circuits 166 in other modes of operation such as ULCA, multiple-input multiple output (MIMO), and RF beamforming. The additional power amplifier circuits 166 may be serial power amplifier circuits and/or differential power amplifier circuits.



FIG. 5 is a schematic diagram of an exemplary multi-mode ET amplifier circuit 168 configured to support at least one power amplifier circuit 170 operating in the low-RB mode, the mid-RB mode, and the high-RB mode according to an alternative embodiment. Common elements between FIGS. 4 and 5 are shown therein with common element numbers and will not be re-described herein.


The plus power amplifier 138P and the minus power amplifier 138M are coupled to a common node 172. The common node 172 is coupled to the first output node 130 and the second output node 132 via switching circuitry 174. In this regard, in the mid-RB mode and the high-RB mode, the fast switcher controller 154 may couple the first fast switcher circuitry 146, or the second fast switcher circuitry 148, or both the first fast switcher circuitry 146 and the second fast switcher circuitry 148 to the common node 172 by controlling the switching circuitry 174. When the fast switcher controller 154 couples the first fast switcher circuitry 146 to the common node 172, the first fast switcher circuitry 146 provides the first AC current IAC1 to the common node 172. When the fast switcher controller 154 couples the second fast switcher circuitry 148 to the common node 172, the second fast switcher circuitry 148 provides the second AC current IAC2 to the common node 172. When the fast switcher controller 154 couples both the first fast switcher circuitry 146 and the second fast switcher circuitry 148 to the common node 172, the first fast switcher circuitry 146 provides one-half (½) of the first AC current IAC1 to the common node 172 and the second fast switcher circuitry 148 provides ½ of the second AC current IAC2 to the common node 172. Notably, the switching circuitry 174 may already exist in the multi-mode ET amplifier circuit 168 for supporting other modes of operation (e.g., ULCA, MIMO, RF beamforming). In this regard, the switching circuitry 174 is reconfigured to support the mid-RB mode and the high-RB mode in addition to supporting the existing mode of operations.


Those skilled in the art will recognize improvements and modifications to the embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.

Claims
  • 1. A multi-mode envelope tracking (ET) amplifier circuit comprising: a first output node;a second output node;at least one power amplifier circuit configured to amplify a radio frequency (RF) signal, the at least one power amplifier circuit comprising: a driver stage power amplifier; andan output stage differential power amplifier comprising a plus power amplifier and a minus power amplifier;first ET tracker circuitry configured to provide a first ET modulated voltage to the first output node;second ET tracker circuitry configured to provide a second ET modulated voltage to the second output node;first fast switcher circuitry configured to provide a first alternate current (AC) current to the first output node;second fast switcher circuitry configured to provide a second AC current to the second output node; anda control circuit configured to selectively activate or deactivate one or more of the first fast switcher circuitry and the second fast switcher circuitry based on modulation bandwidth of the RF signal.
  • 2. The multi-mode ET amplifier circuit of claim 1 wherein the control circuit is further configured to deactivate the first fast switcher circuitry and the second fast switcher circuitry in a low-resource block (RB) mode.
  • 3. The multi-mode ET amplifier circuit of claim 2 wherein the control circuit is further configured to: activate the first fast switcher circuitry to provide the first AC current to the first output node in a mid-RB mode and a high-RB mode in which the RF signal comprises more RBs than in the low-RB mode; andactivate the second fast switcher circuitry to provide the second AC current to the second output node in the mid-RB mode and the high-RB mode in which the RF signal comprises more RBs than in the mid-RB mode.
  • 4. The multi-mode ET amplifier circuit of claim 3 wherein: in the low-RB mode, the RF signal corresponds to a low modulation bandwidth having less than or equal to one hundred RBs;in the mid-RB mode, the RF signal corresponds to a mid modulation bandwidth having more than one hundred RBs and less than three hundred RBs; andin the high-RB mode, the RF signal corresponds to a high modulation bandwidth having greater than or equal to three hundred RBs.
  • 5. The multi-mode ET amplifier circuit of claim 3 further comprising: first slow switcher circuitry configured to generate a first direct current (DC) current; andsecond slow switcher circuitry configured to generate a second DC current;wherein the control circuit is further configured to: activate the first slow switcher circuitry to provide the first DC current to the first output node in the low-RB mode, the mid-RB mode, and the high-RB mode; andactivate the second slow switcher circuitry to provide the second DC current to the second output node in the low-RB mode, the mid-RB mode, and the high-RB mode.
  • 6. The multi-mode ET amplifier circuit of claim 5 wherein the control circuit comprises: a fast switcher controller configured to selectively activate or deactivate the one or more of the first fast switcher circuitry and the second fast switcher circuitry; anda slow switcher controller configured to activate the first slow switcher circuitry and the second slow switcher circuitry.
  • 7. The multi-mode ET amplifier circuit of claim 1 wherein: the plus power amplifier is coupled directly to the first output node; andthe minus power amplifier is coupled directly to the second output node.
  • 8. The multi-mode ET amplifier circuit of claim 1 wherein the plus power amplifier and the minus power amplifier are coupled to the first output node and the second output node via a common node.
  • 9. The multi-mode ET amplifier circuit of claim 8 further comprising switching circuitry coupled between the common node, the first output node, and the second output node.
  • 10. The multi-mode ET amplifier circuit of claim 9 wherein the control circuit is further configured to control the switching circuitry to couple the common node to both the first output node and the second output node.
  • 11. The multi-mode ET amplifier circuit of claim 10 wherein: the first fast switcher circuitry provides one-half of the first AC current to the first output node; andthe second fast switcher circuitry provides one-half of the second AC current to the second output node.
  • 12. The multi-mode ET amplifier circuit of claim 9 wherein the control circuit is further configured to control the switching circuitry to couple the common node to one of the first output node and the second output node.
  • 13. The multi-mode ET amplifier circuit of claim 1 wherein each of the first fast switcher circuitry and the second fast switcher circuitry comprises: a respective direct current (DC)-DC converter;a respective inductor; anda respective switch coupled between the respective DC-DC converter and the respective inductor.
  • 14. The multi-mode ET amplifier circuit of claim 1 wherein: the first ET tracker circuitry is coupled to the first output node via a first offset capacitor; andthe second ET tracker circuitry is coupled to the second output node via a second offset capacitor.
  • 15. The multi-mode ET amplifier circuit of claim 1 wherein: the first ET tracker circuitry is further configured to generate the first ET modulated voltage at the first output node based on a first ET modulated target voltage and a first supply voltage; andthe second ET tracker circuitry is further configured to generate the second ET modulated voltage at the second output node based on a second ET modulated target voltage and a second supply voltage.
  • 16. The multi-mode ET amplifier circuit of claim 15 further comprising: a first inductor-based buck-boost circuit configured to provide the first supply voltage to the first ET tracker circuitry; anda second inductor-based buck-boost circuit configured to provide the second supply voltage to the second ET tracker circuitry.
RELATED APPLICATIONS

This application is a divisional of U.S. patent application Ser. No. 16/155,127, filed on Oct. 9, 2018, issued on Oct. 6, 2020 as U.S. Pat. No. 10,797,649. U.S. patent application Ser. No. 16/155,127 is a continuation of U.S. Pat. No. 10,158,330, issued on Dec. 18, 2019, which claims the benefit of U.S. Provisional Patent Application Ser. No. 62/533,177, filed on Jul. 17, 2017, the disclosures of which are hereby incorporated herein by reference in their entireties.

US Referenced Citations (196)
Number Name Date Kind
5510753 French Apr 1996 A
5838732 Carney Nov 1998 A
6107862 Mukainakano et al. Aug 2000 A
6141377 Sharper et al. Oct 2000 A
6141541 Midya Oct 2000 A
6411531 Nork et al. Jun 2002 B1
6985033 Shirali et al. Jan 2006 B1
7043213 Robinson et al. May 2006 B2
7471155 Levesque Dec 2008 B1
7570931 McCallister et al. Aug 2009 B2
7994862 Pukhovski Aug 2011 B1
8461928 Yahav et al. Jun 2013 B2
8493141 Khlat et al. Jul 2013 B2
8519788 Khlat Aug 2013 B2
8588713 Khlat Nov 2013 B2
8718188 Balteanu et al. May 2014 B2
8723492 Korzeniowski May 2014 B2
8725218 Brown et al. May 2014 B2
8774065 Khlat et al. Jul 2014 B2
8803603 Wimpenny Aug 2014 B2
8818305 Schwent et al. Aug 2014 B1
8854129 Wilson Oct 2014 B2
8879665 Xia et al. Nov 2014 B2
8913690 Onishi Dec 2014 B2
8989682 Ripley et al. Mar 2015 B2
9018921 Gurlahosur Apr 2015 B2
9020451 Khlat Apr 2015 B2
9041364 Khlat May 2015 B2
9041365 Kay et al. May 2015 B2
9055529 Shih Jun 2015 B2
9065509 Yan et al. Jun 2015 B1
9069365 Brown et al. Jun 2015 B2
9098099 Park et al. Aug 2015 B2
9166538 Hong et al. Oct 2015 B2
9166830 Camuffo et al. Oct 2015 B2
9167514 Dakshinamurthy et al. Oct 2015 B2
9197182 Baxter et al. Nov 2015 B2
9225362 Drogi et al. Dec 2015 B2
9247496 Khlat Jan 2016 B2
9263997 Vinayak Feb 2016 B2
9270230 Henshaw et al. Feb 2016 B2
9270239 Drogi et al. Feb 2016 B2
9271236 Drogi Feb 2016 B2
9280163 Kay et al. Mar 2016 B2
9288098 Yan et al. Mar 2016 B2
9298198 Kay et al. Mar 2016 B2
9344304 Cohen May 2016 B1
9356512 Chowdhury et al. May 2016 B2
9377797 Kay et al. Jun 2016 B2
9379667 Khlat et al. Jun 2016 B2
9445371 Khesbak et al. Sep 2016 B2
9515622 Nentwig et al. Dec 2016 B2
9520907 Peng et al. Dec 2016 B2
9584071 Khlat Feb 2017 B2
9595869 Lerdworatawee Mar 2017 B2
9595981 Khlat Mar 2017 B2
9596110 Jiang et al. Mar 2017 B2
9614477 Rozenblit et al. Apr 2017 B1
9634666 Krug Apr 2017 B2
9748845 Kotikalapoodi Aug 2017 B1
9806676 Balteanu et al. Oct 2017 B2
9831834 Balteanu et al. Nov 2017 B2
9837962 Mathe et al. Dec 2017 B2
9923520 Abdelfattah et al. Mar 2018 B1
10003416 Lloyd Jun 2018 B1
10090808 Henzler et al. Oct 2018 B1
10097145 Khlat et al. Oct 2018 B1
10103693 Zhu et al. Oct 2018 B2
10110169 Khesbak et al. Oct 2018 B2
10158329 Khlat Dec 2018 B1
10158330 Khlat Dec 2018 B1
10170989 Balteanu et al. Jan 2019 B2
10291181 Kim et al. May 2019 B2
10326408 Khlat et al. Jun 2019 B2
10382071 Rozek et al. Aug 2019 B2
10476437 Nag et al. Nov 2019 B2
10879804 Kim et al. Dec 2020 B2
11050433 Melanson et al. Jun 2021 B1
11121684 Henzler et al. Sep 2021 B2
11128261 Ranta et al. Sep 2021 B2
20020167827 Umeda et al. Nov 2002 A1
20030107428 Khouri et al. Jun 2003 A1
20040266366 Robinson et al. Dec 2004 A1
20050090209 Behzad Apr 2005 A1
20050227646 Yamazaki et al. Oct 2005 A1
20050232385 Yoshikawa et al. Oct 2005 A1
20060028271 Wilson Feb 2006 A1
20060240786 Liu Oct 2006 A1
20070052474 Saito Mar 2007 A1
20070258602 Vepsalainen et al. Nov 2007 A1
20080116960 Nakamura May 2008 A1
20090016085 Rader et al. Jan 2009 A1
20090045872 Kenington Feb 2009 A1
20090191826 Takinami et al. Jul 2009 A1
20100283534 Pierdomenico Nov 2010 A1
20100308919 Adamski et al. Dec 2010 A1
20110074373 Lin Mar 2011 A1
20110136452 Pratt et al. Jun 2011 A1
20110175681 Inamori et al. Jul 2011 A1
20110279179 Vice Nov 2011 A1
20120194274 Fowers et al. Aug 2012 A1
20120200435 Ngo et al. Aug 2012 A1
20120299645 Southcombe et al. Nov 2012 A1
20120299647 Honjo et al. Nov 2012 A1
20130021827 Ye Jan 2013 A1
20130100991 Woo Apr 2013 A1
20130127548 Popplewell et al. May 2013 A1
20130130724 Kumar Reddy et al. May 2013 A1
20130162233 Marty Jun 2013 A1
20130187711 Goedken et al. Jul 2013 A1
20130200865 Wimpenny Aug 2013 A1
20130271221 Levesque et al. Oct 2013 A1
20140009226 Severson Jan 2014 A1
20140028370 Wimpenny Jan 2014 A1
20140028390 Davis Jan 2014 A1
20140057684 Khlat Feb 2014 A1
20140103995 Langer Apr 2014 A1
20140155002 Dakshinamurthy et al. Jun 2014 A1
20140184335 Nobbe et al. Jul 2014 A1
20140199949 Nagode et al. Jul 2014 A1
20140210550 Mathe et al. Jul 2014 A1
20140218109 Wimpenny Aug 2014 A1
20140235185 Drogi Aug 2014 A1
20140266423 Drogi et al. Sep 2014 A1
20140266428 Chiron et al. Sep 2014 A1
20140315504 Sakai et al. Oct 2014 A1
20140361830 Mathe et al. Dec 2014 A1
20140361837 Strange et al. Dec 2014 A1
20150048883 Vinayak Feb 2015 A1
20150071382 Wu et al. Mar 2015 A1
20150098523 Lim et al. Apr 2015 A1
20150139358 Asuri et al. May 2015 A1
20150155836 Midya et al. Jun 2015 A1
20150188432 Vannorsdel et al. Jul 2015 A1
20150236652 Yang Aug 2015 A1
20150236654 Jiang et al. Aug 2015 A1
20150236729 Peng et al. Aug 2015 A1
20150280652 Cohen Oct 2015 A1
20150333781 Alon et al. Nov 2015 A1
20160050629 Khesbak Feb 2016 A1
20160065137 Khlat Mar 2016 A1
20160099686 Perreault Apr 2016 A1
20160099687 Khlat Apr 2016 A1
20160105151 Langer Apr 2016 A1
20160118941 Wang Apr 2016 A1
20160126900 Shute May 2016 A1
20160173031 Langer Jun 2016 A1
20160181995 Nentwig Jun 2016 A1
20160187627 Abe Jun 2016 A1
20160197627 Qin et al. Jul 2016 A1
20160226448 Wimpenny Aug 2016 A1
20160294587 Jiang et al. Oct 2016 A1
20170012675 Frederick Jan 2017 A1
20170141736 Pratt et al. May 2017 A1
20170302183 Young Oct 2017 A1
20170317913 Kim et al. Nov 2017 A1
20170338773 Balteanu et al. Nov 2017 A1
20180013465 Chiron et al. Jan 2018 A1
20180048265 Nentwig Feb 2018 A1
20180048276 Khlat et al. Feb 2018 A1
20180076772 Khesbak et al. Mar 2018 A1
20180123453 Puggelli et al. May 2018 A1
20180288697 Camuffo et al. Oct 2018 A1
20180302042 Zhang et al. Oct 2018 A1
20180309414 Khlat et al. Oct 2018 A1
20180367101 Chen et al. Dec 2018 A1
20180375476 Balteanu Dec 2018 A1
20190028060 Jo Jan 2019 A1
20190044480 Khlat Feb 2019 A1
20190068234 Khlat et al. Feb 2019 A1
20190097277 Fukae Mar 2019 A1
20190109566 Folkmann et al. Apr 2019 A1
20190109613 Khlat et al. Apr 2019 A1
20190181804 Khlat Jun 2019 A1
20190222178 Khlat et al. Jul 2019 A1
20190229623 Tsuda et al. Jul 2019 A1
20190238095 Khlat Aug 2019 A1
20190253023 Yang Aug 2019 A1
20190267956 Granger-Jones et al. Aug 2019 A1
20190222175 Khlat et al. Oct 2019 A1
20200007090 Khlat et al. Jan 2020 A1
20200036337 Khlat Jan 2020 A1
20200106392 Khlat et al. Apr 2020 A1
20200136561 Khlat et al. Apr 2020 A1
20200136563 Khlat Apr 2020 A1
20200136575 Khlat et al. Apr 2020 A1
20200144966 Khlat May 2020 A1
20200153394 Khlat et al. May 2020 A1
20200177131 Khlat Jun 2020 A1
20200204116 Khlat Jun 2020 A1
20200228063 Khlat Jul 2020 A1
20200259456 Khlat Aug 2020 A1
20200259685 Khlat Aug 2020 A1
20200266766 Khlat et al. Aug 2020 A1
20210159590 Na et al. May 2021 A1
20210194515 Go et al. Jun 2021 A1
Foreign Referenced Citations (5)
Number Date Country
3174199 May 2012 EP
H03104422 May 1991 JP
2018182778 Oct 2018 WO
2020206246 Oct 2020 WO
2021046453 Mar 2021 WO
Non-Patent Literature Citations (76)
Entry
Notice of Allowance for U.S. Appl. No. 16/122,611, dated Dec. 1, 2020, 9 pages.
Quayle Action for U.S. Appl. No. 16/589,940, mailed Dec. 4, 2020, 8 pages.
Wan, F. et al., “Negative Group Delay Theory of a Four-Port RC-Network Feedback Operational Amplifier,” IEEE Access, vol. 7, Jun. 13, 2019, IEEE, 13 pages.
Notice of Allowance for U.S. Appl. No. 16/834,049, dated Jun. 24, 2021, 8 pages.
Notice of Allowance for U.S. Appl. No. 16/122,611, dated Jan. 13, 2021, 8 pages.
Notice of Allowance for U.S. Appl. No. 16/284,023, dated Jan. 19, 2021, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/416,812, dated Feb. 16, 2021, 8 pages.
Non-Final Office Action for U.S. Appl. No. 16/689,236 dated Mar. 2, 2021, 15 pages.
Notice of Allowance for U.S. Appl. No. 16/435,940, dated Dec. 21, 2020, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/774,060, dated Feb. 3, 2021, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/590,790, dated Jan. 27, 2021, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/661,061, dated Feb. 10, 2021, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/122,611, dated Apr. 1, 2021, 8 pages.
Notice of Allowance for U.S. Appl. No. 16/689,236 dated Jun. 9, 2021, 7 pages.
Non-Final Office Action for U.S. Appl. No. 16/775,554, dated Jun. 14, 2021, 5 pages.
Non-Final Office Action for U.S. Appl. No. 16/582,471, dated Mar. 24, 2021, 11 pages.
Non-Final Office Action for U.S. Appl. No. 16/597,952, dated May 26, 2021, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/582,471, dated Jun. 22, 2021, 9 pages.
Non-Final Office Action for U.S. Appl. No. 14/836,634, dated May 16, 2016, 9 pages.
Non-Final Office Action for U.S. Appl. No. 14/868,890, dated Jul. 14, 2016, 13 pages.
Non-Final Office Action for U.S. Appl. No. 15/792,909, dated May 18, 2018, 13 pages.
Notice of Allowance for U.S. Appl. No. 15/459,449, dated Mar. 28, 2018, 7 pages.
Notice of Allowance for U.S. Appl. No. 15/723,460, dated Jul. 24, 2018, 8 pages.
Notice of Allowance for U.S. Appl. No. 15/704,131, dated Jul. 17, 2018, 7 pages.
Notice of Allowance for U.S. Appl. No. 15/728,202, dated Aug. 2, 2018, 7 pages.
Non-Final Office Action for U.S. Appl. No. 15/888,300, dated Aug. 28, 2018, 11 pages.
Notice of Allowance for U.S. Appl. No. 15/792,909, dated Dec. 19, 2018, 11 pages.
Notice of Allowance for U.S. Appl. No. 15/993,705, dated Oct. 31, 2018, 7 pages.
Pfister, Henry, “Discrete-Time Signal Processing,” Lecture Note, pfister.ee.duke.edu/courses/ece485/dtsp.pdf, Mar. 3, 2017, 22 pages.
Non-Final Office Action for U.S. Appl. No. 15/888,260, dated May 2, 2019, 14 pages.
Non-Final Office Action for U.S. Appl. No. 15/986,948, dated Mar. 28, 2019, 8 pages.
Non-Final Office Action for U.S. Appl. No. 16/018,426, dated Apr. 11, 2019, 11 pages.
Supplemental Notice of Allowability for U.S. Appl. No. 15/902,244, dated Mar. 20, 2019, 6 pages.
Notice of Allowance for U.S. Appl. No. 15/902,244, dated Feb. 8, 2019, 8 pages.
Advisory Action for U.S. Appl. No. 15/888,300, dated Jun. 5, 2019, 3 pages.
Notice of Allowance for U.S. Appl. No. 15/984,566, dated May 21, 2019, 6 pages.
Notice of Allowance for U.S. Appl. No. 16/150,556, dated Jul. 29, 2019, 7 pages.
Non-Final Office Action for U.S. Appl. No. 15/888,300, dated Jun. 27, 2019, 17 pages.
Final Office Action for U.S. Appl. No. 15/986,948, dated Aug. 27, 2019, 9 pages.
Advisory Action for U.S. Appl. No. 15/986,948, dated Nov. 8, 2019, 3 pages.
Notice of Allowance for U.S. Appl. No. 15/986,948, dated Dec. 13, 2019, 7 pages.
Final Office Action for U.S. Appl. No. 16/018,426, dated Sep. 4, 2019, 12 pages.
Advisory Action for U.S. Appl. No. 16/018,426, dated Nov. 19, 2019, 3 pages.
Notice of Allowance for U.S. Appl. No. 16/180,887, dated Jan. 13, 2020, 8 pages.
Notice of Allowance for U.S. Appl. No. 15/888,300, dated Jan. 14, 2020, 11 pages.
Non-Final Office Action for U.S. Appl. No. 16/122,611, dated Mar. 11, 2020, 16 pages.
Corrected Notice of Allowability for U.S. Appl. No. 15/888,300, dated Feb. 25, 2020, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/018,426, dated Mar. 31, 2020, 7 pages.
Non-Final Office Action for U.S. Appl. No. 16/174,535, dated Feb. 4, 2020, 7 pages.
Quayle Action for U.S. Appl. No. 16/354,234, mailed Mar. 6, 2020, 8 pages.
Notice of Allowance for U.S. Appl. No. 16/354,234, dated Apr. 24, 2020, 9 pages.
Non-Final Office Action for U.S. Appl. No. 16/246,859, dated Apr. 28, 2020, 9 pages.
Corrected Notice of Allowability for U.S. Appl. No. 15/888,300, dated May 13, 2020, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/155,127, dated Jun. 1, 2020, 8 pages.
Final Office Action for U.S. Appl. No. 16/174,535, dated Jul. 1, 2020, 7 pages.
Non-Final Office Action for U.S. Appl. No. 16/284,023, dated Jun. 24, 2020, 7 pages.
Non-Final Office Action for U.S. Appl. No. 16/435,940, dated Jul. 23, 2020, 6 pages.
Final Office Action for U.S. Appl. No. 15/888,300, dated Feb. 15, 2019, 15 pages.
Final Office Action for U.S. Appl. No. 16/122,611, dated Sep. 18, 2020, 17 pages.
Advisory Action for U.S. Appl. No. 16/174,535, dated Sep. 24, 2020, 3 pages.
Notice of Allowance for U.S. Appl. No. 16/174,535, dated Oct. 29, 2020, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/246,859, dated Sep. 18, 2020, 8 pages.
Final Office Action for U.S. Appl. No. 16/284,023, dated Nov. 3, 2020, 7 pages.
Quayle Action for U.S. Appl. No. 16/421,905, mailed Aug. 25, 2020, 5 pages.
Non-Final Office Action for U.S. Appl. No. 16/416,812, dated Oct. 16, 2020, 8 pages.
Non-Final Office Action for U.S. Appl. No. 16/514,051, dated Nov. 13, 2020, 9 pages.
Non-Final Office Action for U.S. Appl. No. 16/774,060, dated Aug. 17, 2020, 6 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2021/052151, dated Jan. 4, 2022, 16 pages.
Non-Final Office Action for U.S. Appl. No. 16/597,952, dated Nov. 10, 2021, 9 pages.
Quayle Action for U.S. Appl. No. 16/855,154, dated Oct. 25, 2021, 6 pages.
Notice of Allowance for U.S. Appl. No. 17/115,982, dated Nov. 12, 2021, 8 pages.
Non-Final Office Action for U.S. Appl. No. 17/126,561, dated Oct. 14, 2021, 6 pages.
Non-Final Office Action for U.S. Appl. No. 17/073,764, dated Dec. 24, 2021, 22 pages.
Notice of Allowance for U.S. Appl. No. 16/582,471, dated Feb. 1, 2022, 9 pages.
Non-Final Office Action for U.S. Appl. No. 16/807,575, dated Jan. 31, 2022, 12 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2021/050892, dated Jan. 5, 2022, 20 pages.
Related Publications (1)
Number Date Country
20200403574 A1 Dec 2020 US
Provisional Applications (1)
Number Date Country
62533177 Jul 2017 US
Divisions (1)
Number Date Country
Parent 16155127 Oct 2018 US
Child 17011313 US
Continuations (1)
Number Date Country
Parent 15728202 Oct 2017 US
Child 16155127 US