Claims
- 1. An integrated circuit comprising:
- a power bus line; and
- at least two voltage regulator cells formed in a chip and coupled to said power bus line, wherein a load of a first active area of the chip is supplied by a first regulator and a load of a second active area of the chip is supplied by a second regulator.
- 2. The integrated circuit of claim 1, wherein each of said voltage regulator cells comprises:
- a first mode circuit having a gating device and an amplifier, said gating device with a first input for receiving a first voltage and a switch gating output, said amplifier configured to receive a reference voltage and said gating device output as said second voltage, said gating device configured to receive an amplifier output and responsive thereto to couple said first voltage with said gating device output when said gating device output is within a voltage range; and
- a second mode circuit having a voltage divider with an output, said voltage divider configured to receive said first voltage and supply a second voltage to said voltage divider output.
- 3. The integrated circuit of claim 2, said gating device of each of said voltage regulator cells is a first gating device and wherein each of said voltage regulator cells further comprises a third mode circuit having a second gating device with an output, said second gating device configured to receive said first voltage and responsive thereto to couple said first voltage with said second gating device output.
- 4. The integrated circuit of claim 1, wherein the voltage regulators are coupled in parallel to the power bus line.
Parent Case Info
This application is a continuation of U.S. application Ser. No. 08/940,083 filed Sep. 29, 1997 now U.S. Pat. No. 5,955,870.
US Referenced Citations (8)
Continuations (1)
|
Number |
Date |
Country |
Parent |
940083 |
Sep 1997 |
|