Claims
- 1. An apparatus comprising:
a plurality of serially cascaded delay cells each configured to generate a phase of a multi-phase signal and an intermediate signal, wherein (i) each of said delay cells is configured to respond to a bias signal and one of said intermediate signals and (ii) a first of said delay cells is configured to respond to an input signal.
- 2. The apparatus according to claim 1, wherein each succeeding one of said delay cells is further configured to respond to the intermediate signal presented by a preceding one of said delay cells.
- 3. The apparatus according to claim 2, wherein each of said delay cells comprises a latch having (i) a data input configured to receive the intermediate signal of said preceding delay cell and (ii) a reset input configured to receive said intermediate signal via a feedback path.
- 4. The apparatus according to claim 3, wherein said latch further comprises an output configured to present a respective portion of said multi-phase signal at said phase.
- 5. The apparatus according to claim 4, wherein each of said delay cells further comprises a delay element coupled to said latch and configured to generate said intermediate signal.
- 6. The apparatus according to claim 3, wherein said feedback path comprises a buffer.
- 7. The apparatus according to claim 4, wherein said portion of said multi-phase signal is presented through a buffer.
- 8. The apparatus according to claim 1, wherein (i) said apparatus further comprises a delay device and a logic gate configured to receive said input signal and (ii) an output of said logic device is presented to said first delay cell.
- 9. The apparatus according to claim 5, wherein said delay element comprises a PMOS transistor, a first NMOS transistor and a second NMOS transistor connected source/drain to source/drain and (i) a gate of said PMOS transistor and a gate of said first NMOS transistor are configured to receive said portion of said multi-phase signal, (ii) a gate of said second NMOS transistor is configured to receive said bias signal and (iii) a connection of said PMOS transistor and said first NMOS transistor is configured to present said intermediate signal.
- 10. The apparatus according to claim 1, wherein said bias signal is programmable.
- 11. The apparatus according to claim 1, wherein said bias signal is configured to provide process, voltage, and temperature compensation.
- 12. The apparatus according to claim 4, wherein said respective portions are combined to generate said multi-phase signal configured as a multi-bit signal.
- 13. An apparatus for generating a multi-phase signal comprising:
means for serially cascading a plurality of delay cells each configured to respond to a bias signal and one of a plurality of intermediate signals, wherein a first of said delay cells is configured to respond to an input signal; and means for generating one of said intermediate signals and a phase of said multi-phase signal at each respective one of said delay cells.
- 14. A method of generating a multi-phase signal comprising the steps of:
(A) serially cascading a plurality of delay cells each configured to respond to a bias signal and one of a plurality of intermediate signals, wherein a first of said delay cells is configured to respond to an input signal; and (B) generating one of said intermediate signals and a phase of said multi-phase signal at each respective one of said delay cells.
- 15. The apparatus according to claim 14, wherein each succeeding one of said delay cells is further configured to respond to the intermediate signal presented by a preceding one of said delay cells.
- 16. The method according to claim 15, said method further comprising the steps of:
presenting said preceding delay cell intermediate signal to a data input of a latch; and presenting said intermediate signal to a reset input of said latch.
- 17. The method according to claim 16, said method further comprising the step of:
presenting a respective portion of said multi-phase signal at an output of said latch.
- 18. The method according to claim 16, said method further comprising the step of:
coupling a delay element to said latch; and generating said intermediate signal via said delay element.
- 19. The method according to claim 14, wherein said bias signal is programmable to provide process, voltage, and temperature compensation.
- 20. The method according to claim 14, wherein said method further comprises presenting said multi-phase signal to one or more flip flops of a driver circuit and said multi-phase signal is configured to optimize performance of said flip flops.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] The present application may relate to co-pending application Ser. No. 09/921,350, filed Aug. 2, 2001, which is hereby incorporated by reference in its entirety.