Claims
- 1. A multi-port time switch element for cross-connecting n-channel multiplexed data comprising:
- m input ports for receiving m n-channel multiplexed data;
- memory means, supplied with the n-channel multiplexed data via the m input ports, for alternately writing and reading the n-channel multiplexed data, wherein said memory means includes first and second registers, having n.times.m output lines, supplied with the n-channel multiplexed data via the m input ports, for alternately writing and reading the n-channel multiplexed data so that the first register writes the n-channel multiplexed data while the second register reads the n-channel multiplexed data which is already written and vice versa, and selection means for selectively outputting the n.times.m data alternatively read from the first and second registers;
- m selector means, coupled to said memory means, for writing and reading the n-channel multiplexed data, each of said m selector means receiving m.times.n data read from said memory means and selecting one of the m.times.n data n times in a predetermined sequence to output an n-channel multiplexed data, said selection means having n.times.m output lines which are operatively connected to said m selector means, each of said m selector means selecting data independently of each other, said n.times.m output lines being common to each of said m selector means; and
- m output ports for outputting the m n-channel multiplexed data read from said m selector means;
- wherein each of said m selector means selects and outputs signal bits from the n.times.m output lines so that pre-determined time switched cross-connected n-channel multiplexed data is output from said m output ports, and
- m is a number greater than 1.
- 2. The multi-port time switch element of claim 1 further comprising:
- control means, operatively connected to said selection means and said m selector means, for facilitating selection of one of the m.times.n data n times.
- 3. The multi-port time switch element of claim 1, wherein
- said first and second registers each include n.times.m memory cells, and
- each of said n.times.m memory cells of either said first and second registers is simultaneously directly connected to each of said n.times.m selectors through said n.times.m output lines of said selection means when said selection means respectively selectively outputs from said first and second registers.
- 4. The multi-port time switch element of claim 1, wherein
- said m selector means simultaneously output information stored from arbitrary cells among said n.times.m memory cells of either said first and second registers through said m output ports.
- 5. The multi-port time switch element of claim 1, wherein
- said first and second registers each include n.times.m memory cells, and
- each of said n.times.m memory cells of either said first and second registers is simultaneously directly connected to each of said n.times.m selectors through said n.times.m output lines of said selection means when said selection means respectively selectively outputs from said first and second registers.
- 6. The multi-port time switch element of claim 1, wherein
- said m selector means simultaneously output information stored from arbitrary cells among said n.times.m memory cells of either said first and second registers through said m output ports.
- 7. A multi-port time switch element for cross-connecting n-channel multiplexed data comprising:
- m input ports for receiving m n-channel multiplexed data;
- memory means, supplied with the n-channel multiplexed data via the m input ports, for alternately writing and reading the n-channel multiplexed data, wherein said memory means includes first and second registers, having n.times.m output lines, supplied with the n-channel multiplexed data via the m input ports, for alternately writing and reading the n-channel multiplexed data so that the first register writes the n-channel multiplexed data while the second register reads the n-channel multiplexed data which is already written and vice versa;
- selection means for selectively outputting the n.times.m data alternately read from the first and second registers;
- m selector means, coupled to said memory means, for writing and reading the n-channel multiplexed data, each of said m selector means receiving m.times.n data read from said memory means and selecting one of the m.times.n data n times in a predetermined sequence to output an n-channel multiplexed data, said selection means having n.times.m output lines which are operatively connected to said m selector means, each of said m selector means selecting and outputting signal bits from the n.times.m output lines;
- control means, operative to control said selection means and to control each of said m selector means to facilitate selecting one of the m.times.n data n times in an arbitrary sequence, said control means controlling the outputting of the selection means so that the predetermined time switched cross-connected n-channel data is output from said m ports; and
- m output ports for outputting the m n-channel multiplexed data read from said m selector means;
- wherein m is a number greater than 1.
- 8. A multi-port time switch element for cross-connecting n-channel multiplexed data comprising:
- m input ports connected to n channels;
- a first register having n.times.m cells connected to said m input ports and having n.times.m register output lines;
- a second register having n.times.m cells connected to said m input ports in parallel to said first register and having n.times.m register output lines;
- a first selector connected to the n.times.m output lines of both the first and second registers, said first selector having n.times. m selector output lines;
- m second selectors having n.times.m inputs alternatively directly connectable to said n.times.m cells of said first register and said second register through the n.times.m selector output lines, said m second selectors having m output ports
- wherein m is a number greater than 1.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-281362 |
Oct 1990 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/776,987, filed on Oct. 15, 1991 now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3678205 |
Cohen et al. |
Jul 1972 |
|
4320501 |
Le Dieu et al. |
Mar 1982 |
|
4941141 |
Hayano |
Jul 1990 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
776987 |
Oct 1991 |
|