The technology of the disclosure relates generally to a hybrid bus apparatus incorporating heterogeneous communication buses.
Mobile communication devices have become increasingly common in current society. The prevalence of these mobile communication devices is driven in part by the many functions that are now enabled on such devices. Increased processing capabilities in such devices means that mobile communication devices have evolved from being pure communication tools into sophisticated mobile multimedia centers that enable enhanced user experiences.
The redefined user experience requires higher data rates offered by wireless communication technologies, such as Wi-Fi, long-term evolution (LTE), and fifth-generation new-radio (5G-NR). To achieve the higher data rates in a mobile communication device, a radio frequency (RF) signal(s) may first be modulated by a transceiver circuit(s) based on a selected modulation and coding scheme (MCS) and then amplified by a power amplifier(s) prior to being radiated from an antenna(s). In many wireless communication devices, the power amplifier(s) and the antenna(s) are typically located in an RF front-end (RFFE) circuit communicatively coupled to the transceiver circuit(s) via an RFFE bus based on an RFFE protocol as defined in the MIPI® alliance specification for radio frequency front-end control interface, version 2.1 (hereinafter referred to as “RFFE specification”).
In this regard,
However, not all communications require a two-wire serial bus like the RFFE bus 16. In some cases, a single-wire serial bus may be sufficient or even desired for carrying out certain types of communications between circuits. In this regard,
The SuBUS bridge circuit 24 is coupled to the SuBUS slaves 26(1)-26(N) over a SuBUS 28 having a single data wire 30. Accordingly, the SuBUS 28 is configured to operate at a second data rate that can be faster or slower than the first data rate of the RFFE bus 16. The SuBUS bridge circuit 24 may be coupled to the RFFE master 12 via the RFFE bus 16. In this regard, the SuBUS bridge circuit 24 and the SuBUS slaves 26(1)-26(N) are also RFFE slaves, such as the RFFE slaves 14(1)-14(M) coupled to the RFFE master 12 in the RFFE bus apparatus 10 of
Notably, the SuBUS 28 differs from the RFFE bus 16 in several aspects. First, the RFFE bus 16 includes the data line 18 and the clock line 20, while the SuBUS 28 includes only the single data wire 30. Second, the SuBUS bridge circuit 24 is configured to communicate with the SuBUS slaves 26(1)-26(N) based on SuBUS command sequences, which may be compatible but different from the RFFE command sequences communicated over the RFFE bus 16. In this regard, the SuBUS bridge circuit 24 may perform command conversion between the RFFE command sequences and the SuBUS command sequences to facilitate communications between the RFFE bus 16 and the SuBUS 28. Third, the RFFE bus 16 may be configured to operate at the first data rate and the SuBUS 28 may be configured to operate at the second data rate, which is different from the first data rate. In this regard, the SuBUS bridge circuit 24 may buffer SuBUS data payloads prior to communicating over the RFFE bus 16 to help compensate for a difference between the first data rate and the second data rate.
Besides the power amplifier(s) and the antenna(s), the SuBUS slaves 26(1)-26(N) can also include other types of active or passive circuits (e.g., audio circuits) that need to communicate with other types of masters via the SuBUS 28. Given that the SuBUS bridge circuit 24 in the conventional hybrid bus apparatus 22 is only capable of bridging the SuBUS slaves 26(1)-26(N) with a single RFFE master 12 based exclusively on the RFFE protocol, it may be necessary to employ additional SuBUS bridge circuits to bridge the SuBUS slaves 26(1)-26(N) to additional types of masters. As a result, the conventional hybrid bus apparatus 22 may occupy a larger footprint and/or become more expensive.
Aspects disclosed in the detailed description include a multi-protocol bus circuit. The multi-protocol bus circuit includes multiple master circuits each configured to communicate a respective master bus command(s) via a respective one of multiple master buses based on a respective one of multiple master bus protocols, and a slave circuit(s) configured to communicate a slave bus command(s) via a slave bus based on a slave bus protocol that is different from any of the master bus protocols. To enable bidirectional bus communications between the master circuits and the slave circuit(s), the multi-protocol bus circuit further includes a multi-protocol bridge circuit configured to perform a bidirectional conversion between the slave bus protocol and each of the master bus protocols. As a result, it is possible to support bidirectional bus communications based on heterogeneous bus protocols with minimal impact on cost and/or footprint.
In one aspect, a multi-protocol bus circuit is provided. The multi-protocol bus circuit includes multiple master circuits each coupled to a respective on of multiple master buses. The multiple master circuits are each configured to communicate a respective one or more master bus commands based on a respective one of multiple master bus protocols. Each of the master bus protocols is different from at least another one of the master bus protocols. The multi-protocol bus circuit also includes one or more slave circuits each coupled to a slave bus. The slave circuits are each configured to communicate a respective one or more slave bus commands based on a slave bus protocol different from any of the master bus protocols. The multi-protocol bus circuit also includes a multi-protocol bridge circuit coupled to the master buses and the slave bus. The multi-protocol bridge circuit is configured to perform a bidirectional conversion between the slave bus protocol and each of the master bus protocols.
In another aspect, a multi-protocol bridge circuit is provided. The multi-protocol bridge circuit includes multiple master bus ports each coupled to a respective one of multiple master circuits configured to communicate a respective one or more master bus commands via a respective one of multiple master buses based on a respective one of multiple master bus protocols. Each of the master bus protocols is different from at least another one of the master bus protocols. The multi-protocol bridge circuit also includes a slave bus port coupled to one or more slave circuits. The slave circuits are each configured to communicate a respective one or more slave bus commands based on a slave bus protocol different from any of the master bus protocols. The multi-protocol bridge circuit also includes a control circuit. The control circuit is configured to perform a bidirectional conversion between the slave bus protocol and each of the master bus protocols.
Those skilled in the art will appreciate the scope of the disclosure and realize additional aspects thereof after reading the following detailed description in association with the accompanying drawings.
The accompanying drawings incorporated in and forming a part of this specification illustrate several aspects of the disclosure and, together with the description, serve to explain the principles of the disclosure.
The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
Aspects disclosed in the detailed description include a multi-protocol bus circuit. The multi-protocol bus circuit includes multiple master circuits each configured to communicate a respective master bus command(s) via a respective one of multiple master buses based on a respective one of multiple master bus protocols, and a slave circuit(s) configured to communicate a slave bus command(s) via a slave bus based on a slave bus protocol that is different from any of the master bus protocols. To enable bidirectional bus communications between the master circuits and the slave circuit(s), the multi-protocol bus circuit further includes a multi-protocol bridge circuit configured to perform a bidirectional conversion between the slave bus protocol and each of the master bus protocols. As a result, it is possible to support bidirectional bus communications based on heterogeneous bus protocols with minimal impact on cost and/or footprint.
In this regard,
The master circuits 34(1)-34(M) are coupled to multiple master buses 38(1)-38(M), respectively. Each of the master circuits 34(1)-34(M) is configured to communicate a respective one or more master bus commands 40(1)-40(K) based on a respective one of multiple master bus protocols PM1-PMM. In some embodiments, all of the master bus protocols PM1-PMM are different bus protocols. In this regard, each of the master bus protocols PM1-PMM is different from any other one of the master bus protocols PM1-PMM. In some other embodiments, only a subset of the master bus protocols PM1-PMM are different bus protocols. In this regard, each of the master bus protocols PM1-PMM is different from at least another one of the master bus protocols PM1-PMM.
The slave circuits 36(1)-36(N) are each coupled to a slave bus 42 and configured to communicate a respective one or more slave bus commands 44(1)-44(L) based on a slave bus protocol PS that is different from any of the master bus protocols PM1-PMM. In a non-limiting example, the slave bus 42 is a single-wire bus (SuBUS) that is functionally equivalent to the SuBUS 28 in
To enable the bidirectional bus communications based on the heterogeneous bus protocols, the multi-protocol bus circuit is further configured to include a multi-protocol bridge circuit 46. In an embodiment, the multi-protocol bridge circuit 46 includes multiple master ports 48(1)-48(M), each coupled to a respective one of the master buses 38(1)-38(M). The multi-protocol bridge circuit 46 also includes a slave bus port 50 coupled to the slave bus 42. As discussed in further detail below, the multi-protocol bridge circuit 46 can be configured to perform a bidirectional conversion between the slave bus protocol PS and each of the master bus protocols PM1-PMM. Herein, the bidirectional conversion refers to converting the master bus commands 40(1)-40(K) from any of the master bus protocols PM1-PMM into the slave bus commands 44(1)-44(L) in accordance with the slave bus protocol PS, and vice versa. By bridging the master circuits 34(1)-34(M) with the slave circuits 36(1)-36(N) using the multi-protocol bridge circuit 46, it is possible to support bidirectional bus communications based on heterogeneous bus protocols with minimal cost and/or footprint impact on the multi-protocol bus circuit 32.
In an embodiment, the multi-protocol bridge circuit 46 includes a control circuit 52, which can be a field-programmable gate array (FPGA) or an application-specific integrated circuit (ASIC), as an example. To enable the forward communication, the control circuit 52 can be configured to receive the respective master bus commands 40(1)-40(K) from any of the master circuits 34(1)-34(M) via a respective one of the master ports 48(1)-48(M). Notably, the respective master bus commands 40(1)-40(K) may be destined to any of the slave circuits 36(1)-36(N) or to the multi-protocol bridge circuit 46 itself. In this regard, the control circuit 52 may be configured to first determine whether the respective master bus commands 40(1)-40(K) are destined to at least one of the slave circuits 36(1)-36(N). If the control circuit 52 determines that the respective master bus commands 40(1)-40(K) are indeed destined to any of the slave circuits 36(1)-36(N), the control circuit 52 will then convert the respective master bus commands 40(1)-40(K) into the respective slave bus commands 44(1)-44(L) and provide the respective slave bus commands 44(1)-44(L) to any of the slave circuits 36(1)-36(N) to which the respective master bus commands 40(1)-40(K) are destined.
To enable the reverse communication, the control circuit 52 is configured to receive the respective slave bus commands 44(1)-44(L) from any of the one or more slave circuits 36(1)-36(N) via the slave bus port 50. Notably, the respective slave bus commands 44(1)-44(L) may be destined to any of the master circuits 34(1)-34(M) or to the multi-protocol bridge circuit 46 itself. In this regard, the control circuit 52 may be configured to first determine whether the respective slave bus commands 44(1)-44(L) are destined to at least one of the master circuits 34(1)-34(M). If the control circuit 52 determines that the respective slave bus commands 44(1)-44(L) are indeed destined to any of the master circuits 34(1)-34(M), the control circuit 52 will then convert the respective slave bus commands 44(1)-44(L) into the respective master bus commands 40(1)-40(M) and provide the respective master bus commands 40(1)-40(M) to any of the master circuits 34(1)-34(N) to which the respective slave bus commands 44(1)-44(L) are destined.
In an embodiment, the control circuit 52 can include at least one encoder-decoder circuit 54 (denoted as “CODEC”). Specifically, the encoder-decoder circuit 54 can be configured to convert the respective master bus commands 40(1)-40(M) into the respective slave bus commands 44(1)-44(L) in the forward communication, and to convert the respective slave bus commands 44(1)-44(L) into the respective master bus commands 40(1)-40K) in the reverse communication.
In an embodiment, the multi-protocol bridge circuit 46 may simultaneously receive the respective master bus commands 40(1)-40(M) from more than one of the master circuits 34(1)-34(M). In this regard, upon converting the respective master bus commands 40(1)-40(M) received from each of the master circuits 34(1)-34(M) into the respective slave bus commands 44(1)-44(L), the control circuit 52 needs to determine an order for providing the respective slave bus commands 44(1)-44(L) to some or all of the slave circuits 36(1)-36(N).
For example, the control circuit 52 can provide the respective slave bus commands 44(1)-44(L), which are converted from the respective master bus commands 40(1)-40(M) received simultaneously from more than one of the master circuits 34(1)-34(M), to any of the slave circuits 36(1)-36(N) based on a predefined priority of the master circuits 34(1)-34(M). In this regard, the respective slave bus commands 44(1)-44(L) converted from the respective master bus commands 40(1)-40(M) received from a higher priority one of the master circuits 34(1)-34(M) will be sent to the slave bus port 50 before the respective slave bus commands 44(1)-44(L) converted from the respective master bus commands 40(1)-40(M) are received from a lower priority one of the master circuits 34(1)-34(M).
In a non-limiting example, the control circuit 52 can include a data buffer 56 that functions as a first-in first-out (FIFO) queue. In this regard, the control circuit 52 may be configured to enqueue the respective slave bus commands 44(1)-44(L) based on the predefined priority of the master circuits 34(1)-34(M). In other words, the control circuit 52 will enqueue the respective slave bus commands 44(1)-44(L) that are converted from the respective master bus commands 40(1)-40(M) received from the higher priority one of the master circuits 34(1)-34(M) in the data buffer 56 before enqueuing the respective slave bus commands 44(1)-44(L) that are converted from the respective master bus commands 40(1)-40(M) received from the lower priority one of the master circuits 34(1)-34(M).
In an embodiment, the data buffer 56 may be utilized only for the forward communication. As for the reverse communication, the respective slave bus commands 44(1)-44(L) received from any of the slave circuits 36(1)-36(N) are directly routed to the encoder-decoder circuit 54 from the slave bus port 50. Accordingly, the encoder-decoder circuit 54 is configured to convert the respective slave bus commands 44(1)-44(L) destined to any of the master circuits 34(1)-34(M) on a first come first serve basis.
In an embodiment, the multi-protocol bridge circuit 46 can include a storage circuit 58 (denoted as “REGMAP”), which can be a register bank, or a flash storage circuit, as an example. The storage circuit 58 may be programmed to store the predefined priority among the master circuits 34(1)-34(M).
As previously mentioned, the respective master bus commands 40(1)-40(K) originated from any of the master circuits 34(1)-34(M) can be destined to the multi-protocol bridge circuit 46, as opposed to any of the slave circuits 36(1)-36(N). In this regard, the respective master bus commands 40(1)-40(K), which are originated from any of the master circuits 34(1)-34(M) and destined to the multi-protocol bridge circuit 46, may be utilized to program (dynamically or statically) the predefined priority in the storage circuit 58.
In an embodiment, each of the master circuits 34(1)-34(M) may be configured to communicate the respective master bus commands 40(1)-40(K) by asserting a respective one of multiple master bus voltages VM1-VMM on the respective one of the master buses 38(1)-38(M). In contrast, each of the slave circuits 36(1)-36(N) is configured to communicate the respective slave bus commands 44(1)-44(L) based on a slave bus voltage VS that is different from at least one of the master bus voltages VM1-VMM. Notably, any mismatch between the master bus voltages VM1-VMM and the slave bus voltage VS can cause potential damage to the slave circuits 36(1)-36(N), particularly when the slave bus voltage VS is lower than any mismatched master bus voltage among the master bus voltages VM1-VMM.
In this regard, the multi-protocol bridge circuit 46 can be further configured to perform a bidirectional voltage conversion between the slave bus voltage VS and any of the master bus voltages VM1-VMM. In a non-limiting example, the multi-protocol bridge circuit 46 can further include multiple master bus interface circuits 60(1)-60(M), each coupled to a respective one of the master ports 48(1)-48(M). More specifically, each of the master bus interface circuits 60(1)-60(M) can include a respective voltage conversion circuit 62, which can be a capacitor-based or an inductor-based buck-boost converter, or a level shifter, as an example, for carrying out the bidirectional voltage conversion between the slave bus voltage VS and any of the master bus voltage VM1-VMM.
As a non-limiting example, the multi-protocol bridge circuit 46 can include a radio-frequency front-end (RFFE) master circuit (e.g., the master circuit 34(1)) and an inter-integrated circuit (I2C) master circuit (e.g., the master circuit 34(M)). In this regard, the RFFE master circuit 34(1) is configured to communicate one or more RFFE bus commands 40(1)-40(K) over the RFFE bus 38(1) based on an RFFE bus protocol and by asserting a respective one of the master bus voltage VM1-VMM on the RFFE bus 38(1), and the I2C master circuit 34(M) is configured to communicate one or more I2C bus commands 40(1)-40(K) over the I2C bus 38(M) based on a I2C bus protocol and by asserting a respective one of the master bus voltage VM1-VMM on the I2C bus 38(M). Each of the slave circuits 36(1)-36(N), on the other hand, is a SuBUS slave circuit configured to communicate the respective SuBUS slave bus commands 44(1)-44(N) over the SuBUS 42 based on the SuBUS protocol.
Accordingly, the multi-protocol bridge circuit 46 is configured to perform the bidirectional conversion between the RFFE bus protocol, the I2C bus protocol, and the SuBUS bus protocol. In addition, the multi-protocol bridge circuit 46 may also perform the bidirectional voltage conversion should there be a mismatch between the RFFE master bus voltage VM1, the I2C master bus voltage VMM, and the SuBUS slave bus voltage VS.
The multi-protocol bridge circuit 46 can further include a second RFFE master circuit (e.g., the master circuit 34(2)), which is configured to communicate a respective one or more RFFE bus commands 40(1)-40(K) over a respective one of the master buses (e.g., the master bus 38(2)) based on the RFFE bus protocol. However, the second RFFE master circuit is configured to assert a different master bus voltage from the respective master bus voltage asserted by the RFFE master circuit 38(1).
Those skilled in the art will recognize improvements and modifications to the embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.
Number | Name | Date | Kind |
---|---|---|---|
3555196 | Singer | Jan 1971 | A |
3953835 | Cuccio et al. | Apr 1976 | A |
4336447 | Oguchi et al. | Jun 1982 | A |
4424812 | Lesnick | Jan 1984 | A |
4497068 | Fischer | Jan 1985 | A |
4736367 | Wroblewski et al. | Apr 1988 | A |
5412644 | Herberle | May 1995 | A |
5459660 | Berra | Oct 1995 | A |
5495469 | Halter et al. | Feb 1996 | A |
5499247 | Matsuda et al. | Mar 1996 | A |
5586266 | Hershey et al. | Dec 1996 | A |
5621897 | Boury et al. | Apr 1997 | A |
5684803 | Nguyen Thuy | Nov 1997 | A |
5734847 | Garbus et al. | Mar 1998 | A |
5748675 | Hormel et al. | May 1998 | A |
5774680 | Wanner et al. | Jun 1998 | A |
5787132 | Kishigami et al. | Jul 1998 | A |
5832207 | Little et al. | Nov 1998 | A |
5978860 | Chan et al. | Nov 1999 | A |
6094699 | Surugucchi et al. | Jul 2000 | A |
6141708 | Tavallaei et al. | Oct 2000 | A |
6189063 | Rekeita et al. | Feb 2001 | B1 |
6292705 | Wang et al. | Sep 2001 | B1 |
6308255 | Gorishek, IV et al. | Oct 2001 | B1 |
6310408 | Hermann | Oct 2001 | B1 |
6360291 | Tavallaei | Mar 2002 | B1 |
6397279 | Jaramillo et al. | May 2002 | B1 |
6408163 | Fik | Jun 2002 | B1 |
6484268 | Tamura et al. | Nov 2002 | B2 |
6775707 | Bennett | Aug 2004 | B1 |
6985990 | Bronson et al. | Jan 2006 | B2 |
7197589 | Deneroff et al. | Mar 2007 | B1 |
7519005 | Hejdeman et al. | Apr 2009 | B2 |
7685320 | Wishneusky | Mar 2010 | B1 |
7729427 | Kwok | Jun 2010 | B2 |
8509318 | Tailliet | Aug 2013 | B2 |
8694710 | Bas et al. | Apr 2014 | B2 |
9152598 | Fosse | Oct 2015 | B2 |
9166584 | Kandala et al. | Oct 2015 | B1 |
9252900 | Poulsen | Feb 2016 | B2 |
9430321 | Slik | Aug 2016 | B2 |
9519612 | Hietala et al. | Dec 2016 | B2 |
9569386 | Du | Feb 2017 | B2 |
9639500 | Bas et al. | May 2017 | B2 |
9652451 | Elder | May 2017 | B2 |
9690725 | Sengoku | Jun 2017 | B2 |
9755821 | Jang et al. | Sep 2017 | B2 |
9946677 | Hapke | Apr 2018 | B2 |
10176130 | Ngo et al. | Jan 2019 | B2 |
10185683 | Ngo et al. | Jan 2019 | B2 |
10558607 | Ngo et al. | Feb 2020 | B2 |
10599601 | Ngo et al. | Mar 2020 | B1 |
10983942 | Ngo et al. | Apr 2021 | B1 |
20010050713 | Kubo et al. | Dec 2001 | A1 |
20040049619 | Lin | Mar 2004 | A1 |
20040100400 | Perelman et al. | May 2004 | A1 |
20040128594 | Elmhurst et al. | Jul 2004 | A1 |
20040221067 | Huang et al. | Nov 2004 | A1 |
20050012492 | Mihalka | Jan 2005 | A1 |
20050185665 | Uboldi | Aug 2005 | A1 |
20050259609 | Hansquine et al. | Nov 2005 | A1 |
20060031618 | Hansquine et al. | Feb 2006 | A1 |
20060050694 | Bury et al. | Mar 2006 | A1 |
20060152236 | Kim | Jul 2006 | A1 |
20060236008 | Asano et al. | Oct 2006 | A1 |
20070073449 | Kraemer et al. | Mar 2007 | A1 |
20080217076 | Kraemer et al. | Sep 2008 | A1 |
20090121825 | Har | May 2009 | A1 |
20090248932 | Taylor et al. | Oct 2009 | A1 |
20100305723 | Koyama | Dec 2010 | A1 |
20100306430 | Takahashi | Dec 2010 | A1 |
20110035632 | Hong et al. | Feb 2011 | A1 |
20110113171 | Radhakrishnan et al. | May 2011 | A1 |
20120027104 | Bas et al. | Feb 2012 | A1 |
20120030753 | Bas et al. | Feb 2012 | A1 |
20120226965 | Hammerschmidt et al. | Sep 2012 | A1 |
20120303836 | Ngo et al. | Nov 2012 | A1 |
20130054850 | Co | Feb 2013 | A1 |
20130124763 | Kessler | May 2013 | A1 |
20130128724 | Farley et al. | May 2013 | A1 |
20130132624 | Chen et al. | May 2013 | A1 |
20130166801 | Chun et al. | Jun 2013 | A1 |
20130197920 | Lesso et al. | Aug 2013 | A1 |
20130265884 | Brombal et al. | Oct 2013 | A1 |
20130301689 | Marchand et al. | Nov 2013 | A1 |
20140025999 | Kessler | Jan 2014 | A1 |
20140112339 | Safranek et al. | Apr 2014 | A1 |
20140281593 | Hayes | Sep 2014 | A1 |
20140304442 | Hietala et al. | Oct 2014 | A1 |
20140310436 | Du | Oct 2014 | A1 |
20140376278 | Fornage et al. | Dec 2014 | A1 |
20150056941 | Lin et al. | Feb 2015 | A1 |
20150074306 | Ayyagari et al. | Mar 2015 | A1 |
20150106541 | Southcombe et al. | Apr 2015 | A1 |
20150127862 | Fan et al. | May 2015 | A1 |
20150149673 | Balkan et al. | May 2015 | A1 |
20150169482 | Ngo et al. | Jun 2015 | A1 |
20150192974 | Ngo et al. | Jul 2015 | A1 |
20150193297 | Ngo et al. | Jul 2015 | A1 |
20150193298 | Ngo et al. | Jul 2015 | A1 |
20150193321 | Ngo et al. | Jul 2015 | A1 |
20150193373 | Ngo et al. | Jul 2015 | A1 |
20160050513 | Wang et al. | Feb 2016 | A1 |
20160124892 | Amarilio et al. | May 2016 | A1 |
20170255250 | Ngo et al. | Sep 2017 | A1 |
20170255578 | Ngo et al. | Sep 2017 | A1 |
20170255579 | Ngo et al. | Sep 2017 | A1 |
20170277651 | Ngo et al. | Sep 2017 | A1 |
20170286340 | Ngo et al. | Oct 2017 | A1 |
20180217959 | Ngo et al. | Aug 2018 | A1 |
20190250876 | Amarilio et al. | Aug 2019 | A1 |
20200151131 | Ngo et al. | May 2020 | A1 |
20200334185 | Ngo et al. | Oct 2020 | A1 |
20200394046 | Snelgrove et al. | Dec 2020 | A1 |
Entry |
---|
Non-Final Office Action for U.S. Appl. No. 14/575,491, dated May 26, 2017, 20 pages. |
Non-Final Office Action for U.S. Appl. No. 14/659,379, dated Apr. 7, 2017, 37 pages. |
Author Unknown, “1-Wire,” Wikipedia, last modified Jan. 16, 2015, accessed Feb. 12, 2015, http://en.wikipedia.org/wiki/1-Wire, 4 pages. |
Author Unknown, “DS1822: Econo 1-Wire Digital Thermometer,” Maxim Integrated, 2007, 21 pages. |
Author Unknown, “MAXIM 1-Wire® Tutorial,” MAXIM, online audiovisual presentation, 17 slides, No Date, accessed Feb. 12, 2015, http://www.maximintegrated.com/products/1-wire/flash/overview/ (38 images of slides). |
Awtry, Dan, et al., “Design Guide v1.0,” Springbok Digitronics, Aug. 19, 2004, 96 pages. |
Non-Final Office Action for U.S. Appl. No. 14/575,491, dated Nov. 30, 2017, 18 pages. |
Non-Final Office Action for U.S. Appl. No. 14/659,292, dated Sep. 29, 2017, 27 pages. |
Final Office Action for U.S. Appl. No. 14/659,292, dated Apr. 30, 2018, 24 pages. |
Non-Final Office Action for U.S. Appl. No. 14/659,328, dated Sep. 8, 2017, 51 pages. |
Final Office Action for U.S. Appl. No. 14/659,328, dated Mar. 20, 2018, 61 pages. |
Notice of Allowance for U.S. Appl. No. 14/659,328, dated Jul. 2, 2018, 8 pages. |
Non-Final Office Action for U.S. Appl. No. 14/659,355, dated Sep. 20, 2017, 32 pages. |
Final Office Action for U.S. Appl. No. 14/659,355, dated Apr. 17, 2018, 11 pages. |
Advisory Action for U.S. Appl. No. 14/659,355, dated Jul. 5, 2018, 3 pages. |
Non-Final Office Action for U.S. Appl. No. 15/467,790, dated Jun. 28, 2018, 14 pages. |
Ex Parte Quayle Action for U.S. Appl. No. 15/365,315, dated Jul. 26, 2018, 7 pages. |
Final Office Action for U.S. Appl. No. 14/659,379, dated Oct. 18, 2017, 44 pages. |
Advisory Action for U.S. Appl. No. 14/659,379, dated Feb. 26, 2018, 3 pages. |
Notice of Allowance for U.S. Appl. No. 14/659,379, dated Mar. 20, 2018, 10 pages. |
Non-Final Office Action for U.S. Appl. No. 14/659,371, dated Sep. 25, 2017, 23 pages. |
Final Office Action for U.S. Appl. No. 14/659,371, dated May 3, 2018, 21 pages. |
Advisory Action for U.S. Appl. No. 14/659,371, dated Aug. 1, 2018, 3 pages. |
Non-Final Office Action for U.S. Appl. No. 14/659,292, dated Dec. 21, 2018, 23 pages. |
Final Office Action for U.S. Appl. No. 14/659,292, dated Jun. 4, 2019, 24 pages. |
Non-Final Office Action for U.S. Appl. No. 14/659,355, dated Oct. 12, 2018, 8 pages. |
Final Office Action for U.S. Appl. No. 14/659,355, dated May 2, 2019, 8 pages. |
Non-Final Office Action for U.S. Appl. No. 15/886,209, dated May 17, 2019, 7 pages. |
Non-Final Office Action for U.S. Appl. No. 14/659,371, dated Feb. 26, 2019, 22 pages. |
Non-Final Office Action for U.S. Appl. No. 15/365,295, dated Mar. 29, 2019, 15 pages. |
Final Office Action for U.S. Appl. No. 15/365,295, dated Aug. 15, 2019, 11 pages. |
Final Office Action for U.S. Appl. No. 15/467,790, dated Nov. 5, 2018, 15 pages. |
Advisory Action for U.S. Appl. No. 15/467,790, dated Feb. 26, 2019, 3 pages. |
Notice of Allowance for U.S. Appl. No. 15/467,790, dated May 20, 2019, 8 pages. |
Non-Final Office Action for U.S. Appl. No. 15/443,236, dated Nov. 16, 2018, 19 pages. |
Final Office Action for U.S. Appl. No. 15/443,236, dated May 30, 2019, 20 pages. |
Notice of Allowance and Examiner-Initiated Interview Summary for U.S. Appl. No. 15/365,315, dated Sep. 14, 2018, 9 pages. |
Notice of Allowance for U.S. Appl. No. 15/472,756, dated Aug. 8, 2018, 8 pages. |
Notice of Allowance for U.S. Appl. No. 15/886,209, dated Sep. 11, 2019, 7 pages. |
Notice of Allowance for U.S. Appl. No. 16/402,613, dated Nov. 4, 2019, 9 pages. |
Notice of Allowance for U.S. Appl. No. 16/407,397, dated Nov. 12, 2019, 7 pages. |
Advisory Action for U.S. Appl. No. 15/365,295, dated Nov. 6, 2019, 3 pages. |
Corrected Notice of Allowance for U.S. Appl. No. 15/467,790, dated Aug. 15, 2019, 6 pages. |
Corrected Notice of Allowance for U.S. Appl. No. 15/467,790, dated Aug. 28, 2019, 6 pages. |
Notice of Allowance for U.S. Appl. No. 15/443,236, dated Sep. 24, 2019, 8 pages. |
Notice of Allowance for U.S. Appl. No. 15/365,295, dated Feb. 25, 2020, 8 pages. |
Awtry, Dan, “Transmitting Data and Power over a One-Wire Bus,” Sensors, Feb. 1997, Dallas Semiconductor, 4 pages. |
Non-Final Office Action for U.S. Appl. No. 16/736,164, dated Feb. 27, 2020, 7 pages. |
Final Office Action for U.S. Appl. No. 16/736,164, dated Jun. 2, 2020, 7 pages. |
Non-Final Office Action for U.S. Appl. No. 16/736,164, dated Sep. 21, 2020, 8 pages. |
Notice of Allowance for U.S. Appl. No. 17/095,204, dated Mar. 17, 2022, 7 pages. |
Non-Final Office Action for U.S. Appl. No. 17/102,510, dated Mar. 18, 2022, 12 pages. |
Final Office Action for U.S. Appl. No. 16/736,164, dated Jan. 11, 2021, 10 pages. |
International Search Report and Written Opinion for International Patent Application No. PCT/US2020/012702, dated Apr. 7, 2020, 17 pages. |
Non-Final Office Action for U.S. Appl. No. 16/599,384, dated Aug. 24, 2020, 8 pages. |
Final Office Action for U.S. Appl. No. 16/599,384, dated Dec. 1, 2020, 9 pages. |
Non-Final Office Action for U.S. Appl. No. 16/549,116, dated Aug. 6, 2020, 9 pages. |
Final Office Action for U.S. Appl. No. 16/549,116, dated Jan. 13, 2021, 9 pages. |
Non-Final Office Action for U.S. Appl. No. 16/710,457, dated Aug. 28, 2020, 7 pages. |
Author Unknown, “IEEE Standard for Reduced-Pin and Enhanced-Functionality Test Access Point and Boundary-Scan Architecture,” IEEE Std 1149.7™—2009, Feb. 10, 2010, IEEE, 1037 pages. |
Kawoosa, M.S. et al., “Towards Single Pin Scan for Extremely Low Pin Count Test,” 2018 31st International Conference on VLSI Design and 2018 17th International Conference on Embedded Systems (VLSID), Jan. 6-10, 2018, Pune, India, IEEE, 6 pages. |
Advisory Action for U.S. Appl. No. 16/736,164, dated Mar. 19, 2021, 3 pages. |
Notice of Allowance for U.S. Appl. No. 16/736,164, dated Apr. 29, 2021, 8 pages. |
Advisory Action for U.S. Appl. No. 16/549,116, dated Mar. 24, 2021, 3 pages. |
Non-Final Office Action and Examiner-Initiated Interview Summary for U.S. Appl. No. 16/549,116, dated May 12, 2021, 10 pages. |
Applicant-Initiated Interview Summary for U.S. Appl. No. 16/549,116, dated Aug. 18, 2021, 2 pages. |
Notice of Allowance and Examiner-Initiated Interview Summary for U.S. Appl. No. 16/549,116, dated Sep. 14, 2021, 15 pages. |
Non-Final Office Action for U.S. Appl. No. 17/095,204, dated Oct. 14, 2021, 8 pages. |