IEEE Journal of Solid-State Circuits, vol. SC-18, No. 5, Oct. 1983, pp. 457 to 462 "A 70 ns High Density 64K CMOS Dynamic RAM". |
1986 IEEE International Solid State Circuits Conference, pp. 260-261 and 365; "A 47 ns 64KW.times.4b CMOS DRAM with Relaxed Timing Requirements". |
The 10th International Symposium on Fault-Tolerant Computing; pp. 131-136; "FITPLA: A Programmable Logig Array for Function Independent Testing". |
IBM Technical Disclosure Bulletin, vol 27, No. 4B, Sep. 1984; pp. 2439-2441; W. W. Proebster et al., "High-Speed Chip Card Reading". |