Claims
- 1. A multi-stage read only memory device, comprising:
- a substrate;
- a plurality of mutually parallel first trenches in the substrate, extending in a first direction;
- a plurality of mutually parallel second trenches in the substrate, extending in a second direction, wherein the second trenches have a depth which is shallower than a depth of the first trenches, and wherein the first direction intersects the second direction at a predetermined angle;
- a plurality of source/drain poles, wherein each of the source/drain poles is within a respective one of the first trenches and coupled to a bit line;
- a plurality of impurity diffusion regions, distributed on opposite side-walls and at the bottom of one of the second trenches;
- a plurality of dielectric remainders, respectively distributed at the bottom of a respective one of the second trenches;
- an oxide layer on a periphery and bottom of the second trenches; and
- a plurality of gates, wherein each of the gates is within a respective one of the second trenches over the oxide layer and coupled to a word line, the gates and the source/drain poles forming a plurality of memory cells, and a portion of the substrate adjacent to the oxide layer forming a channel of two adjacent source/drain poles.
- 2. A memory device according to claim 1, wherein the first direction intersects the second direction at a right angle.
- 3. A memory device according to claim 1 further including an insulating layer, wherein the insulating layer is on, and at the periphery of, the bottom of the first trenches.
- 4. A memory device according to claim 3, wherein the second trenches have a depth which is shallower than a depth of the first trenches, and the bottom of the second trenches is above an upper surface of the insulating layer on the first trenches, and out of contact with the insulating layer.
- 5. A structure according to claim 1, wherein the source/drain poles include heavily doped polysilicon.
- 6. A structure according to claim 1, wherein the dielectric remainders include silicon oxide.
- 7. A structure according to claim 1, wherein the gates include heavily doped polysilicon.
- 8. A structure according to claim 1, wherein the channel is doped with an impurity to adjust the threshold voltage of the memory cells.
- 9. A structure according to claim 1, wherein some of the memory cells have a first threshold voltage and the others have a second threshold voltage.
- 10. A structure according to claim 1, wherein some of the memory cells have a first effective channel width and the others have a second effective channel width.
Priority Claims (1)
Number |
Date |
Country |
Kind |
85115225 |
Dec 1996 |
TWX |
|
Parent Case Info
This is a division of application Ser. No. 08/839,598, filed Apr. 15, 1997 all of which are incorporated herein by reference.
US Referenced Citations (3)
Divisions (1)
|
Number |
Date |
Country |
Parent |
839598 |
Apr 1997 |
|