Number | Name | Date | Kind |
---|---|---|---|
3668532 | Potash | Jun 1972 | |
5049766 | van Driest et al. | Sep 1991 | |
5063311 | Swapp | Nov 1991 | |
5097489 | Tucci | Mar 1992 |
Entry |
---|
W. D. Llewellyn et al., "A 33 Mb/s Data Synchronizing Phase-Locked Loop Circuit," Feb. 1988, IEEE ISSCC Digest of Technical Papers, vol. 31, pp. 12-13. |
National Semiconductor Mass Storage Handbook, 1989, pp. 2-38 and 2-39. |
B. Kim, "High Speed Clock Recovery in VLSI Using Hybrid Analog/Digital Techniques," Memorandum No. UCB/ERL M90/50, Jun. 6, 1990, Elec. Research Lab., UC Cal., Berkeley, CA, p. 81. |