Multi terminal device stack systems and methods

Information

  • Patent Grant
  • 11621293
  • Patent Number
    11,621,293
  • Date Filed
    Monday, October 1, 2018
    6 years ago
  • Date Issued
    Tuesday, April 4, 2023
    a year ago
Abstract
Embodiments of the present invention include multiple independent terminals for a plurality of devices in a stack configuration within a semiconductor. In one embodiment, a semiconductor comprises: a first device at a first semiconductor level within a multi terminal device stack; wherein the first device is coupled to a first terminal; a second device at a second semiconductor level within the multi terminal device stack, wherein the second device is coupled to a second terminal; and a third terminal is coupled to the first device, wherein the first terminal and second terminal are independently coupled to the first device and second device respectively. The third terminal can be coupled to the second device. The first terminal, the second terminal, and third terminal and couple components included in the multi terminal stack to components not included in the multi terminal stack.
Description
FIELD OF THE INVENTION

The present invention relates to the field of semi-conductor structure fabrication.


BACKGROUND

Electronic systems and devices have made a significant contribution towards the advancement of modern society and have facilitated increased productivity and reduced costs in analyzing and communicating information in a variety of business, science, education, and entertainment applications. Ever greater desire and market pressure for more capabilities in smaller devices creates a demand for increased component densities. However, as a practical matter there a number of issues (e.g., fabrication considerations, photolithograph capabilities, electrical interference between components, etc.) that limit conventional device component configurations giving rise to constraints on density and functionality.


Many conventional semi-conductor devices are arranged in two dimensional arrays over a portion of a semi-conductor die surface. The two dimensional arrays typically limit the number of devices fabricated in a given area of the semi-conductor die. Traditional attempts at three dimension device arrangements are usually complicated and problematic. One problem often encountered with traditional attempts at three dimension device arrangements is conventional stacks are typically limited to two terminals. A two terminal limitation means independent device operations and functionality in traditional stack configurations is typically non existent or significantly restricted. Conventional attempts at three or more independent terminal devices are typically limited to non-stacked devices in two dimensional arrays. Conventional attempts at three or more terminal devices also typically involve additional or extra separate steps of conventional overlay mask etching lithography.


SUMMARY

Embodiments of the present invention include multiple independent terminals for a plurality of devices in a stack configuration within a semiconductor. In one embodiment, a semiconductor comprises: a first device at a first semiconductor level within a multi terminal device stack; wherein the first device is coupled to a first terminal; a second device at a second semiconductor level within the multi terminal device stack, wherein the second device is coupled to a second terminal; and a third terminal is coupled to the first device, wherein the first terminal and second terminal are independently coupled to the first device and second device respectively. The third terminal can be coupled to the second device. The first terminal, the second terminal, and third terminal can couple components included in the multi terminal stack to components not included in the multi terminal stack. The components in the stack can be otherwise electrically isolated from the components not in the stack. The first terminal can be located on a first side location of the multi terminal stack and the second terminal is located on a second side location of the multi terminal stack. The third terminal is located on a third side location of the multi terminal stack.


In one embodiment, the first device is stacked above the second device within the multi terminal stack. The first device and second device can be active devices. In one exemplary implementation, an intermediate contact layer in the multi terminal stack is coupled to the first device and second device, and the intermediate contact layer is coupled to the third terminal. The first device and second device can be various types of devices (e.g., MTJs, heterojunction bipolar transistors, etc.).


In one embodiment, there is a fourth terminal. The fourth terminal can be located on a fourth side location of the multi terminal stack. The fourth terminal can be coupled to a device in the stack (e.g., the first device, the second device, etc.). The third terminal and fourth terminal can be coupled to an intermediate contact layer in the multi terminal stack, wherein the intermediate contact layer is coupled to the first device and second device, wherein the third terminal, the intermediate contact layer, and the fourth terminal form a contiguous contact. In one exemplary implementation, the third terminal and fourth terminal jointly supply more combined current to the stack than either terminal individually.


In one embodiment, a storage component comprises: a first magnetic tunnel junction (MTJ) device at a first semiconductor level within a multi terminal pillar; wherein the first MTJ device is coupled to a first terminal; a second MTJ device at a second semiconductor level within the multi terminal pillar, wherein the second MTJ device is coupled to a second terminal; and a third terminal is coupled to the first MTJ device and the second MTJ device. The first terminal and second terminal can be independently coupled to the first MTJ device and second MTJ device respectively. The first terminal can be coupled to the first side of the multi terminal pillar, the second terminal is coupled to a second side of the multi terminal pillar, and the third terminal is coupled on a third side of the multi terminal pillar. The first side can be a top side and the second side can be a bottom side. In one exemplary implementation, the first MTJ device is operable to store a first logical bit of information and the second MTJ device is operable to store a second logical bit of information, wherein the respective states of the first MTJ device and the second MTJ device convey the logical state of respective bit of information.


In one embodiment, the semiconductor further comprises a fourth terminal. The third terminal, intermediate contact layer, and fourth terminal can form a contiguous contact and can be coupled to multiple transistors operable to supply current to switch a state of the first MTJ device and second MTJ device. The multi terminal pillar can be less than or equal to 100 nanometers from another multi terminal pillar. The angle between a sidewall of the multi terminal pillar and a line from the base of the multi terminal pillar at to the top of another multi terminal pillar can be less than 50 degrees.





DESCRIPTION OF THE DRAWINGS

The accompanying drawings, which are incorporated in and form a part of this specification, are included for exemplary illustration of the principles of the present invention and not intended to limit the present invention to the particular implementations illustrated therein. The drawings are not to scale unless otherwise specifically indicated.



FIG. 1A is a block diagram of a portion of an exemplary semi-conductor in accordance with one embodiment.



FIG. 1B is a block diagram of an exemplary multi terminal stack in accordance with one embodiment.



FIG. 2A is a block diagram of an exemplary multi terminal stacked device formation method in accordance with one embodiment.



FIG. 2B is a block diagram of an exemplary multi terminal stacked device formation method in accordance with one embodiment.



FIG. 3A is a block diagram of exemplary full film layers in accordance with one embodiment.



FIG. 3B is a block diagram of an exemplary lithography defined hard mask in accordance with one embodiment.



FIG. 3C is a block diagram of an exemplary hard mask etch in accordance with one embodiment.



FIG. 3D is a block diagram of an exemplary first device etch in accordance with one embodiment.



FIG. 3E is a block diagram of an exemplary first insulator deposition in accordance with one embodiment.



FIG. 3F is a block diagram of an exemplary first insulator etch in accordance with one embodiment.



FIG. 3G is block diagram of an exemplary removal of a portion of the hard mask in accordance with one embodiment.



FIG. 3H is a block diagram of an exemplary second device etch process in accordance with one embodiment.



FIG. 3I is a block diagram of an exemplary insulator deposition in accordance with one embodiment.



FIG. 3J is a block diagram of an exemplary second device etch in accordance with one embodiment.



FIG. 3K is a block diagram of an exemplary interconnect contact layer in accordance with one embodiment.



FIG. 3L is a block diagram of an exemplary third insulator deposition in accordance with one embodiment.



FIG. 3M is a block diagram of an exemplary third insulator etch in accordance with one embodiment.



FIG. 3N is a block diagram of an exemplary targeted sidewall etch in accordance with one embodiment.



FIG. 3O is a block diagram of an exemplary third insulator etch and removal in accordance with one embodiment.



FIG. 3P is a block diagram of an exemplary metal trim in accordance with one embodiment.



FIG. 3Q is a block diagram of an exemplary CMP an insulating refill in accordance with one embodiment.



FIG. 3R is a block diagram of an exemplary planarization in accordance with one embodiment.



FIG. 3S is a block diagram of an exemplary first terminal formation in accordance with one embodiment.



FIG. 4A is a block diagram of a portion of an exemplary semi-conductor in accordance with one embodiment.



FIG. 4B is a block diagram of an exemplary multi terminal stack in accordance with one embodiment.



FIG. 4C is a block diagram of an exemplary multi terminal stack current flow in accordance with one embodiment.



FIG. 4D is a block diagram of an exemplary multi terminal stack current flow in accordance with one embodiment.



FIG. 5 is a block diagram of a portion of an exemplary semi-conductor in accordance with one embodiment.



FIG. 6 is a block diagram of an exemplary multi terminal stack 600 in accordance with one embodiment.



FIG. 7 is a block diagram of an exemplary multi terminal stack 700 in accordance with one embodiment.



FIG. 8 is a top cut out view of a pillar stack in accordance with one embodiment.



FIG. 9 illustrates a magnetic tunnel junction (“MTJ”) in accordance with one embodiment.



FIG. 10 is a top view block diagram of a pillar structure via coupling in accordance with one embodiment.



FIG. 11 is a top view block diagram of a pillar structure with current flow between vias in accordance with one embodiment.





DETAILED DESCRIPTION

Reference will now be made in detail to the preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with the preferred embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be obvious to one ordinarily skilled in the art that the present invention may be practiced without these specific details. In other instances, well known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the current invention.


Embodiments of the present invention facilitate convenient and efficient multiple terminal device fabrication. In one embodiment, a semi-conductor die includes a multi terminal three dimensional (3D) stacked device arrangement or configuration. A device included in a multi terminal 3D stacked device configuration can be stacked above or below another device included in the multi terminal 3D stacked device configuration. The terminals can be interconnection contacts utilized to couple components included in the multi terminal device stack to components not included in the multi terminal device stack. A terminal in a multi terminal stack can be a common or shared contact that is coupled to a first device in the stack and coupled to second device in the stack. A terminal in a multi terminal stack can be an independent contact that is coupled to a first device in the stack and not coupled to second device in the stack. In one embodiment, an independent terminal or contact enables independent operation of the first device from the second device.


It is appreciated a multi terminal device stack can have a variety of configurations. A multi terminal 3D stacked device configuration can include a terminal or interconnection contact that is common to multiple devices in a stack. In one embodiment, a device is electrically coupled to an independent terminal and electrically coupled to a common terminal. In one exemplary implementation, a device coupled to an independent terminal and a common terminal can perform independent operations or functions.


In one embodiment, a multi terminal stack includes a side terminal. A side terminal can be configured to electrically couple with components above or below the stack (e.g., components in a substrate, transistors not in the stack, interconnection metal layer above the stack, etc.). A side terminal can be configured to electrically couple with other components in a stack. In one embodiment, a multi terminal stack includes an intermediate contact that is electrically coupled to a terminal. The intermediate contact can be configured to electrically couple to a component in the stack. An intermediate contact can be coupled to a device and a side terminal forming a contiguous contact between the device and the side terminal. In one exemplary implementation, the intermediate contact is coupled to a single device in the stack. In one exemplary implementation, an intermediate contact is coupled to multiple devices in the stack. A multi terminal device stack can have two or more devices, two or more terminals, and so on.


In one embodiment, a component within the stack is self aligned. In one embodiment, a first device and a second device include respective side wall insulators configured to operate as insulators and masks. The side wall insulators can electrically insulate a portion of a component sidewall. The insulator can be configured as self aligned lithography masks. In one exemplary implementation, a multi terminal stack can include components (e.g., insulators, contacts, etc.) that are self aligned and components that are not self aligned. In one embodiment, the respective side wall insulators can encapsulate the respective sidewalls of the devices.



FIG. 1A is a block diagram of a portion of an exemplary semi-conductor in accordance with one embodiment. The semi conductor includes a multi terminal stack 71, a multi terminal stack 72, non-stack components 82 included in substrate 81, and interconnection components 84. Multi terminal stack 71 includes first device 11, second device 21, intermediate contact 31, a first terminal 51, a second terminal 52, a third terminal 53, and insulators 15 and 25. Insulator portion 15 electrically insulates a portion of first device 11 and insulator portion 25 electrically insulates a portion of second device 21. In one exemplary implementation, insulator portion 15 and can also operate as a mask to protect a portion of first device 11 from material removal (e.g., etching, polishing, etc.). Similarly, insulator portion 25 and can also operate as a mask to protect a portion of first device 21 from material removal (e.g., etching, polishing, etc.). Insulators 15 and 25 can be self aligned.


In one embodiment, the first terminal, second terminal, and third terminal can be interconnection terminals or contacts configured to electrically couple components included in the stack to components not included in the stack. In one exemplary implementation, the components in the stack are otherwise electrically isolated from the components not in the stack. In one embodiment, the first terminal 51 is a top terminal, second terminal 52 is a bottom terminal, and third terminal 53 is a side terminal. First terminal 51 can electrically couple first device 11 to interconnection components 84. Interconnection components 84 can electrically couple components, including coupling components in a stack to other components not in the stack. Interconnection components 84 can include metal interconnection layers, interconnection vias, external contacts, and so on. Interconnection components 84 can electrically couple first terminal 51 and first device 11 to other components (e.g., components in multi terminal stack 72, other components in the semiconductor (not shown), components external to the semiconductor (not shown), etc.). Second terminal 52 can electrically couple second device 21 to a non stack component in non stack components 82. Non stack component 82 can include various different components (e.g., switches, transistors, resistors, optical components, etc.). Third terminal 53 can electrically couple intermediate contact 31, first device 11, and second device 21 to a component in non stack components 82. In one embodiment, a terminal or interconnection contact is a no or very low ohmic coupling from one element or component to another element or component.


In one embodiment, first terminal 51 and second terminal 52 can be surface contacts of first device 51 and second device 52. In one exemplary implementation, a surface contact of a device 52 does not extend below into the substrate, but rather is coupled to a via that extends down into the substrate and coupled to non stack components 82.


In one embodiment, components in a first stack can be coupled to components in another stack via interconnection components 84, non stack components 82, and so on. In one embodiment, a multi terminal stack 72 includes components similar to multi terminal stack 71. In one exemplary implementation, a third terminal 91 in multi terminal stack 72 is coupled to a component in interconnection components 84 through via 92.


A multi terminal 3D stacked device arrangement or configuration can include devices arranged in a pillar configuration and the pillar can have multiple terminals. It is appreciated a multi terminal stack or pillar can include a variety of devices (e.g., a magnetic tunnel junction device (MTJ), a heterojunction bipolar transistors, active devices, passive devices, etc.).


First device 11 and second device 21 can be storage devices. The storage devices can be magnetic storage or memory devices. Magnetic memory devices typically store information by adjusting and holding magnetic fields within components of the device. Stored information (e.g., bits, logical ones and zeros, true/false indications, etc.) corresponds to a state of the magnetic fields and resulting electrically resistive characteristics. A memory cell that includes a magnetic tunnel junction (MTJ) is one type of magnetic memory structure. A MTJ typically includes ferromagnetic portions separated by a non-magnetic material. The magnetic orientation or spin of a ferromagnetic portion can be altered and results in a change to the electrical resistive characteristics of the device. The change in resistive characteristics can have different impacts on an electric current passing through the structure. The state or characteristics of the current are associated with indications of the stored information. In one embodiment, the first device and second device are independently addressable MTJ devices configured in a 3D stack configuration. In one exemplary implementation, the MTJ devices are included in a multi-leveled logic magnetic random access memory (MRAM).


In one embodiment, a MTJ included in the multi terminal pillar can form a portion of a memory cell. In one exemplary implementation, a MTJ can be used to form a multi-logic level or multiple bit memory device. It is appreciated overlapping MTJs can be included in a variety of devices. In one embodiment, an MTJ is included in a magnetoresistive random-access memory (MRAM). The MTJs can have various configurations. In one embodiment, the MTJs can be configured as pillar MTJs (pMTJs). The pMTJ can be considered a 3D MTJ structure. In one embodiment a multi terminal pillar includes two independently addressable MTJ devices configured in a stacked 3D configuration. In one exemplary implementation, a multi terminal pillar is included in a multi-leveled logic MRAM. The multi terminal pillar can include a 3-terminal heterostructrure device appropriate for MLC MRAM.



FIG. 1B is a block diagram of an exemplary multi terminal stack 100 in accordance with one embodiment. The view shown in FIG. 1B is a side cut out view through the multi terminal stack 100. Multi terminal stack 100 includes a first device DUT 101, a second DUT 102, intermediate contact 171, hard mask 150, seed layer 152, and insulators 121 (shown as 121A, 121B) 131 (shown as 131A, and 131B). In one embodiment, portions 121A and 121B wrap around the pillar to form a single insulator 121, and similarly portions 131A and 131B wrap around the pillar to form a single insulator 131. DUT 101 includes MTJ 111. DUT 102 includes MTJ 112. DUT 101 and DUT 102 are coupled to intermediate contact layer 171. The multi terminal stack 100 also includes a first terminal 155, second terminal 157, and a third terminal 151 (shown as 151A and 151B). First terminal 155 is a top terminal coupled to top contact 181, second terminal 157 is a bottom contact coupled to second via 192, and the third terminal 151 is a side terminal (e.g., comprising a terminal portion 151A and terminal portion 151B, etc.). In one embodiment, terminal portion 151A and terminal portion 151B includes a terminal sidewall portion or sidewall contact portion. The terminal sidewall portion can be substantially parallel to a sidewall of a multi terminal stack. Terminal portion 151A and terminal portion 151B can be part of a single terminal. In one exemplary implementation, a single sidewall terminal surrounds the sides of a stack and two parts or portions of the single sidewall terminal are shown as terminal portion 151A and terminal portion 151B. Terminal portion 151A and terminal portion 151B are coupled to intermediate contact layer 171. Terminal portion 151A is also coupled to first via 191. In another embodiment, portions 151A and 151B can be separated by insulators and form separate terminals.


The multi terminal stack 100 is also coupled to top contact 181 through top terminal 155, and multi terminal stack 100 is also coupled to bottom second via 192 through bottom terminal 157. In one embodiment, top terminal 155 is a surface of hard mask 150 and bottom terminal 157 is part of a surface of seed layer 152. In one exemplary implementation, top contact 181 is part of top terminal 155, and bottom second via 192 is part of bottom terminal 157. Top contact 181 and bottom second via 192 can be coupled to other components (not shown). In one exemplary implementation, first via 191 and second via 192 are respectively coupled to complimentary metal on silicon transistors (CMOSs) (not shown).


It is appreciated that a side terminal may be coupled to a side of a multi terminal stack and to other components not at the side of a multi terminal stack. A side terminal can be coupled to interconnection contacts located in a layer that is higher or above a multi terminal stack. A side terminal can be coupled to interconnection contacts located in a layer that is lower or below a multi terminal stack. The interconnection contacts can be coupled to various components (e.g., vias, metal layers, etc.) in semiconductor layers that are higher or lower than a multi terminal stack or pillar.


In one embodiment, a multi terminal stacked device configuration includes multiple terminals coupled to devices included in a stack configuration. The stack can be considered a multi terminal stack. A terminal can be coupled to a device in the stack independent of another device in the stack. In one embodiment, the first and second devices are configured to operate independently. In one exemplary implementation, the first terminal and second terminal are separate and independent enabling the first device to operate independently of the second device. In one exemplary implementation, the first and second devices are independently addressable information storage devices configured in a 3D stack configuration. In one embodiment, the first device and second devices include storage components that operate based upon electromagnetic principles. The first and second device can be MTJ devices. In one exemplary implementation, multi terminal stack 100 is a 3 dimensional stacked MLC MTJ.


It is appreciated various processes can be utilized to fabricate a multi terminal device stack. A self alignment fabrication process can be utilized. In one embodiment, a self alignment process can enable configuration of a component or region without a corresponding etch mask. A self alignment process can enable configuration of a component or region alignment based upon another component or region. In one embodiment, a self alignment mask enables a component of the device to act as an etch mask for a subsequent lithography process without the need for a separate overlay mask to perform the same masking operation as the self aligned mask. In one exemplary implementation, an insulating component of the device acts as a self alignment mask. A self aligned component can have the advantage that offset due to overlay uncertainty during lithographic patterning can be completely or substantially ignored. In one embodiment, both self aligned masks and overlay masks can be utilized in fabricating devices in a multi terminal stack configuration. Devices can be stacked and fabricated with separate deposition and lithography steps. In one embodiment, terminal sidewall portions are formed using self aligned mask processes and other contacts (e.g., a top contact, a bottom contact, etc.) to the device are formed with separate overlay mask lithography.


In one embodiment, a self alignment fabrication process is a mask-less self aligned process. The self alignment fabrication process can be a mask-less self aligned device isolation and passivation process. In one exemplary implementation, a STT device isolation process enables low ESD pillar formation facilitating high device density configurations. The self alignment fabrication process can include good sidewall thickness (e.g., thick enough to not breakdown while thin enough to enable device closeness or density, etc.) and angle control (e.g., control the angle between a sidewall of the multi terminal pillar and a line from the base of the multi terminal pillar at to the top of another multi terminal pillar, control the angle to 50 degrees or less, etc.). A relatively thin sidewall can result in narrower device spacing or pitch than a relatively thick sidewall.


In one embodiment, a self alignment fabrication process includes alternating etch processes with deposition processes to create insulation regions that can operate as an insulator and also self-aligned etch masks utilized in terminal formation. The terminal formation can include formation of an electrically conductive contact material on a sidewall of a device stack. An insulator can be configured with openings or gaps through which a sidewall terminal structure is coupled to another component in the stack. In one exemplary implementation, there is an intermediate or middle contact coupled to two devices included in the stack, and intermediate contact is also coupled to a side terminal structure forming a contiguous junction through an opening in a side insulator.



FIG. 2A is a block diagram of an exemplary multi terminal stacked device formation method in accordance with one embodiment.


In block 201, an initial pillar layer formation process is performed to create layers of a multi terminal stack. In one embodiment, the initial pillar formation includes formation of a seed layer, multiple device layers, an intermediate contact layer, and a hard mask layer. The initial pillar layer formation process can include layers for multiple devices and layers for multiple intermediate contacts.


In block 202, a first device is formed in the layers of the multi terminal stack. In one embodiment, device formation includes creation of a sidewall insulator region that operates to electrically insulate a portion of the first device. The insulator can also operate as a sidewall mask that protects a portion of the first device sidewall during an etch process. In one embodiment, formation of the first device includes alternating etch process with deposition process to create self-aligned masks. It is appreciated a variety of devices can be formed in the layers of the multi terminal stack.


In block 203, a second device is formed in the layers of the multi terminal stack. In one embodiment, a portion of an intermediate contact layer can be coupled to the first device and second device. The first device and second device can be MTJs.


In block 204, a set of terminals is constructed. The set of terminal includes: a first terminal coupled to the first device, a second terminal coupled to the second device; and a third terminal coupled to the first device; wherein at least two terminals in the set of terminals are independent. In one embodiment, the third terminal is coupled to the second device. In one exemplary implementation selected components included in the multi terminal stack are configured to couple to external components through the first terminal, second terminal, and third terminal, wherein the selected components and other components included in the multi terminal stack are otherwise isolated from external components not included in the multi terminal stack. The first terminal, second terminal, and third terminal can be interconnection contacts configured to electrically couple components included in the stack to components not included in the stack, wherein the components in the stack are otherwise electrically isolated from the components not in the stack. The portion of the intermediate contact layer can be coupled to the third terminal.


In one embodiment, a fourth terminal is constructed. The third terminal and fourth terminal can be coupled to a portion of an intermediate contact layer in the multi terminal stack. The intermediate contact layer can be coupled to the first device, wherein the third terminal, the intermediate contact layer, and the fourth terminal form a contiguous contact. In one exemplary implementation, the first terminal is constructed on a first side of the multi terminal stack and the second terminal is constructed on a second side of the multi terminal stack, and the third terminal is constructed on a third side of the multi terminal stack. The first device can be stacked above the second device within the multi terminal stack



FIG. 2B is a block diagram of an exemplary multi terminal stacked device formation method in accordance with one embodiment. The devices formed in multi terminal stacked device method 200 include MTJs. In one exemplary implementation, the multi terminal stacked devices are fabricated in a pillar configuration.


In block 221, a full film process is performed. In one embodiment, the full film process includes formation of bottom terminal layer (which can include a seed layer), multiple device layers, intermediate contact layer, and a hard mask layer. The full film process can include multiple devices and multiple intermediate contact layers. In one embodiment, layers in the full film process are deposited on a substrate using a thin film sputter deposition. FIG. 3A is a block diagram of exemplary full film layers in accordance with one embodiment. The full film layers include bottom terminal layer 382 with seed layer 383, device layer 302, intermediate contact layer 371, device layer 301, and hard mask layer 350. In one embodiment, seed layer 383 can be used to initiate a desired crystalline growth in the layers above the seed layer. The device layers 301 and 302 are stacked in a third dimensional axis of the pillar. It is appreciated the device layers can be associated with various different types of devices. Device layer 301 includes MTJ tunnel barrier 310 and device layer 302 includes MTJ tunnel barrier 320. In one embodiment, the tunnel barriers include magnesium oxide (MgO).


In one embodiment, a full film process is performed on top or other substrate components. The other components can include a via, a switch, a transistor, an interconnection layer, a metal layer, and so on. In one exemplary implementation, a full film process is performed on top of a via (e.g., via 391, via 392, etc.) that are coupled to complimentary metal oxide silicon (CMOS) transistors.


In block 222, a hard mask definition process is performed. The hard mask can be utilized to define dimensions or configuration of a pillar. In one embodiment, hard mask definition process includes a lithography defined hard mask. In one exemplary implementation, multiple hard mask layers are utilized in the hard mask definition process. FIG. 3B is a block diagram of an exemplary of lithography defined photo resist or hard mask 351. The photo resist or hard mask 351 can be patterned or developed to roughly form the configuration of the stack or pillar from the perspective of a top view looking down. A hard mask definition process includes a hard mask etch. Various etching techniques can be used (e.g., ion milling, reactive ion etching, etc.) is utilized to etch the hard mask. FIG. 3C is a block diagram of an exemplary hard mask etch in accordance with one embodiment. The hard mask etch removes excess hard mask 350 from the pillar.


In block 223, a first device etch process is performed. The first device etch process configures the sidewall of the first device. In one exemplary implementation, the first device etch is an ion beam etch (IBE). FIG. 3D is a block diagram of an exemplary first device etch in accordance with one embodiment. Portions of DUT 301 layer and MTJ layer 310 that are not protected by hard masks 351 and 350 are etched away, forming the first device area comprising DUT 301, including MTJ 310. Various types of etching can be used (e.g., a field etch, a reactive ion etch, inductively coupled plasma etcher, ion beam etch, chemical etch, etc.). In one embodiment, separate etching steps are implemented using alternating ion beam etching and reactive ion beam etching. The etch can be a self aligned etch. The etch can be an anisotropic etch.


In block 231, a first insulator process is performed. A first insulator is deposited on the remaining potions of the full film and also to cover the sidewalls and top of the first device in an initial pillar structure formed in block 223. FIG. 3E is a block diagram of an exemplary first insulator deposition in accordance with one embodiment. Insulator 321 is deposited on top of the remaining full film intermediate contact layer 371, up against the sidewalls of the DUT 301 (including MTJ 310), up against the sidewalls of hard masks 350 and 351 and also on top of hard mask 351. The insulator can include various materials (e.g., silicon dioxide (SiO2), silicon nitride (SiN), etc.). The insulator can be conformally deposited using various techniques (e.g., atomic layer deposition (ALD), plasma enhanced chemical vapor deposition (PECVD), etc.). In one embodiment, the insulation has a thickness of 1 nanometer to 100 nanometers.


As part of the first insulator process, the first insulator is subjected to an etch to form the sidewall insulation which also serves as a sidewall mask. Various types of etching can be used (e.g., a field etch, a reactive ion etch, inductively coupled plasma etcher, ion beam etch, chemical etch, etc.). The etch can be a self aligned etch. The etch can be an anisotropic etch. In one embodiment, the first insulator is substantially removed or etched from planar surfaces but remains on the sidewalls of the stack. FIG. 3F is a block diagram of an exemplary first insulator etch in accordance with one embodiment. Portions of insulator 321 not adjacent to the side walls of DUT 301 (including MTJ 310) and hard masks 350 and 351 is etched away. After the etch, insulting portions 321A and 321B remain on the sidewalls of hard mask 351 and DUT 301 (including the sidewalls of MTJ 310).


In block 241, a hard mask removal process is performed. In one embodiment, a portion of a hard mask above the first device is removed. The portion of first insulator on the sidewall of the portion of removed hard mask can also be removed. In one embodiment, a CMP process can be used to remove a portion of the hard mask from above the first device and corresponding insulator on the sidewall of the removed hard mask portion. FIG. 3G is block diagram of an exemplary removal of a portion of the hard mask in accordance with one embodiment. The hard mask 351 and corresponding part of first insulator portions 351A and B on the sidewalls are removed. After the etch, part of insulting portions 351A and 351B remain on the sidewalls of DUT 301 (including the sidewalls of MTJ 310).


In block 251, a second device etch process is performed. In one embodiment, the portion of a first insulator remaining after block 231 can operate as a mask during the second device etch process. In one exemplary implementation, the first insulator remaining after block 231 can operate as a mask to protect the sidewalls of the first device and MTJ during the second device etch process. The second device etch configures the sidewalls of the second device. The etch can be a field etch. The etch can be a self aligned etch. The etch can be an anistropic etch. In one exemplary implementation, the second device etch is a EM Ion beam (EIB) etch. FIG. 3H is a block diagram of an exemplary second device etch process in accordance with one embodiment. The portions of the intermediate contact layer 371, DUT 302, MTJ 310, and bottom terminal layer 382 (including seed layer 383) not under first device sidewall insulators 121A and 121B are etched away and removed.


In block 271, a second insulator process is performed. The sidewall insulator can insulate a sidewall of an intermediate contact, second device including a MTJ, and bottom terminal (including a seed layer). In on embodiment, a second insulator is deposited on the stack structure to cover the sidewall of the first insulator portions 321A and 321B, intermediate contact 371, and second device 302. FIG. 3I is a block diagram of an exemplary insulator deposition in accordance with one embodiment. Insulator 331 is deposited on top of the hard mask 350 and on the sidewall of the first insulator portions 321A and 321B, intermediate contact 371, second device 302, and bottom terminal layer 382 (including seed layer 383). The insulator 331 can also be deposited on other portions of the substrate. The insulator 331 can be deposited on other components in the substrate (e.g., via 391, 394, etc.).


The second insulator is subjected to an etch to form a sidewall insulation which also serves as a sidewall mask. The sidewall insulator can insulate a sidewall of an intermediate contact, a second device including a MTJ, and bottom terminal (including a seed layer). The second insulator is subjected to a field etch to form the sidewall insulation which also serves as a sidewall mask. FIG. 3J is a block diagram of an exemplary second device etch in accordance with one embodiment. In one embodiment, second insulator process includes a targeted sidewall etch to reduce the hard mask to expose a sidewall of the intermediate contact 371. The etch is performed until the metallic sidewall is exposed. After the etch, insulting portions 331A and 331B remain on the sidewalls of DUT 302 (including the sidewalls of MTJ 320).


In block 281, a side terminal layer process is performed in accordance with one embodiment. In one embodiment, the side terminal layer process is an interconnect contact layer process and includes metal contact deposition. The side terminal layer process deposits an electrically conductive material on the exposed sidewalls of the first insulator regions, second insulator regions, intermediate contact layer, and second device. FIG. 3K is a block diagram of an exemplary side terminal layer portion in accordance with one embodiment. The insulator 351 can also be deposited on other portions of the substrate. The insulator 351 can be deposited on other components in the substrate (e.g., via 391, 394, etc.).


In one embodiment, processes are performed to electrically insulate the stack of devices from other stacks of devices. In one exemplary implementation, an electrically insulated stack of devices can be electrically coupled to other stacks of devices by the external terminals.


In block 291, a third insulator process is performed. The third insulator is deposited on the stack structure to cover the side terminal layer. The third insulator can be utilized as a self aligned mask. The self aligned mask can be utilized to facilitate via to sidewall terminal formation. FIG. 3L is a block diagram of an exemplary third insulator deposition in accordance with one embodiment. Insulator 333 is deposited on side terminal layer 351. The third insulator is subjected to a field etch to complete the self aligned hardmask. FIG. 3M is a block diagram of an exemplary third insulator etch in accordance with one embodiment. In one embodiment, a third insulator process includes a targeted sidewall etch to reduce the hard mask to complete the via to side terminal formation metal etch. The etch can be performed until the metallic sidewall is exposed. FIG. 3N is a block diagram of an exemplary targeted sidewall etch in accordance with one embodiment. In one embodiment, the etch results in dividing side terminal 351 of FIG. 3M into a first part side terminal 351A and a second part side terminal 351B. The metallic sidewall tops of first part side terminal 351A and a second part side terminal 351B are exposed. The third insulator is etched and removed. FIG. 3O is a block diagram of an exemplary third insulator etch and removal in accordance with one embodiment.


An optional metal trim process can be performed. The metal trim can lower metal from top of the device. FIG. 3P is a block diagram of an exemplary metal trim in accordance with one embodiment. In one exemplary implementation, the tops of side terminals 351A and 351B are lowered.


In block 293, a CMP and insulating refill process is performed. FIG. 3Q is a block diagram of an exemplary CMP an insulating refill in accordance with one embodiment. In one embodiment, hard mask 350 is planarized. In one exemplary implementation, the CMP planarization exposes the top of the DUT 301. FIG. 3R is a block diagram of an exemplary planarization in accordance with one embodiment.


In block 294, a top terminal formation process is performed. The first terminal can include a top contact. FIG. 3S is a block diagram of an exemplary first terminal formation in accordance with one embodiment. Top terminal 381 is deposited on hard mask 350. In one embodiment, hard mask 350 is removed and top terminal 381 is deposited on DUT 301.


In one embodiment, the insulating material on the side walls of the stack of devices can protect the sidewall of the devices so that there is very little or no re-deposition of etched material on the sidewalls of devices in the stack or pillar. In one exemplary implementation, materials that are hard to remove or etch without re-deposition (e.g., iridium (Ir), platinum (Pt), ruthenium (Ru) metals, etc.) are prevented from contacting the side walls. This can be critical since these materials typically do not easily oxidize and can significantly damage performance if re-deposited on device components in the stack. In one embodiment, the self-aligned side wall insulators can reduce or eliminate the need for high angle mill cleaning, enabling higher density of stacks or pillars.


While multi terminal stacked device method 200 has been described with reference to devices stacked in a pillar configuration, it is appreciated similar fabrication process can be utilized to fabricate multi terminal devices in other stack configurations. The bottom terminal and top terminal can be independent terminals (e.g., top terminal 381, bottom terminal 382, etc.). In one embodiment, a side terminal can be an independent terminal of a device. In one exemplary implementation, a side terminal can be a common terminal to multiple devices. In one embodiment, a multi terminal stacked device method uses a self-aligned process to build three electrical terminals on a vertical heterostructrure device.


In one embodiment, a multi terminal stack includes a fourth terminal. A fourth terminal can be utilized for several reasons (e.g., an additional independent terminal, increase the current capacity of a terminal, etc.). FIG. 4A is a block diagram of a portion of an exemplary semi-conductor in accordance with one embodiment. The semi conductor includes a multi terminal stack 1071, non-stack components 1082 included in substrate 1081, and interconnection components 1084. Multi terminal 1071, includes first device 1011, second device 1021, intermediate contact 1031, a first terminal 1051, a second terminal 1052, a third terminal 1053, a fourth terminal 1054, and insulators 1015A, 1015B, 1025A, and 1025B. In one embodiment, components of the semi conductor that includes multi terminal stack 1071 are similar to components in multi terminal stack 71 of FIG. 1, except multi terminal stack 1071 includes a fourth terminal 1054. Fourth terminal 1054 is a side terminal. In one embodiment, fourth terminal 1054 is coupled to intermediate contact 1031.


A fourth terminal can be included in a MTJ device stack. FIG. 4B is a block diagram of an exemplary multi terminal stack in accordance with one embodiment. In one embodiment, multi terminal stack is similar to the multi terminal stack in FIG. 1B except there is a fourth terminal 451B.


Multi terminal stack 400 includes DUT 401, DUT 402, intermediate contact 471, hard mask 450, bottom terminal layer 482 with seed layer 483, insulators 421A, 421B, 431A, and 431B, a sidewall terminal portion 451A and a sidewall terminal portion 451B. DUT 401 includes MTJ 411. DUT 402 includes MTJ 412. DUT 401 and DUT 402 are coupled to intermediate contact layer 471. Sidewall terminal portion 451A and sidewall terminal portion 451B are coupled to intermediate contact layer 471. Sidewall terminal portion 451A is also coupled to first via 491 and sidewall metal contact 451B is also coupled to third via 493. The multi terminal stack 400 is coupled to top contact 481 and to bottom second via 492. In one embodiment, the bottom terminal layer 482 extends down to contact the second via 192. In one exemplary implementation, first via 491, second via 492, and third via 493 are respectively coupled to complimentary metal on silicon transistors (CMOSs). In one embodiment, multi terminal stack 400 includes a first terminal, a second terminal, a third terminal and a fourth terminal.


In one embodiment, the current flow is from the third terminal to the fourth terminal. FIG. 4C is a block diagram of an exemplary multi terminal stack current flow 498 in accordance with one embodiment. In one embodiment, two transistors can be used to source each MTJ doubling current drive capability increasing lower bound on retention. In one exemplary implementation, current flows from a third terminal and a fourth terminal to a first terminal and a second terminal. FIG. 4D is a block diagram of an exemplary multi terminal stack current flow in accordance with one embodiment.



FIG. 5 is a block diagram of a portion of an exemplary semi-conductor in accordance with one embodiment. The semi conductor includes a multi terminal stack 571, non-stack components 582 included in substrate 581, and interconnection components 584. Multi terminal 571, includes first device 511, second device 521, intermediate contact 531, intermediate contact 532, a first terminal 551, a second terminal 552, a third terminal 553, a fourth terminal 554, intermediate insulator 519, and insulators 515A, 515B, 525A, and 525B. In one exemplary implementation, insulators 515A and 515B form separate insulators, and similarly 525A and 525B form separate insulators. In one embodiment, portions 515A and 515B wrap around the pillar to form a single insulator, and similarly portions 525A and 525B wrap around the pillar to form a single insulator. In one embodiment, components of the semi conductor that includes multi terminal stack 571 are similar to components in multi terminal stack 771 of FIG. 4, except there are two intermediate contacts 531 and 532 with an intermediated insulator 519 between them. In one embodiment, third terminal 553 is coupled to intermediate contact 532, and fourth terminal 554 is coupled to intermediate contact 531.



FIG. 6 is a block diagram of an exemplary multi terminal stack in accordance with one embodiment. In one embodiment, the multi terminal stack is similar to the multi terminal stack in FIG. 4B except there is two intermediate contacts with an intermediate insulator in between them. Multi terminal stack 600 includes DUT 601, DUT 602, intermediate contact 671, intermediated contact 672, hard mask 650, top terminal 681, bottom terminal layer 682 with a seed layer, insulators 621A, 621B, 631A, and 631B, a sidewall terminal portion 651A and a sidewall terminal portion 651B. DUT 601 includes MTJ 611. DUT 602 includes MTJ 612. DUT 601 is coupled to intermediate contact 671. DUT 602 is coupled to intermediate contact 672. Sidewall terminal portion 651A is coupled to intermediate contact 671. Sidewall terminal portion 651B is coupled to intermediate contact 672. Sidewall terminal portion 651A is also coupled to first via 691 and sidewall terminal portion 651B is also coupled to third via 693. The multi terminal stack is coupled to top contact 681 and to bottom second via 692. In one embodiment, the bottom terminal layer 682 extends down to contact the second via 692. In one exemplary implementation, first via 691, second via 692, and third via 693 are respectively coupled to complimentary metal on silicon transistors (CMOSs). In one embodiment, the current flow is from the side wall third terminal 651A through intermediate contact 671 and DUT 601 to the first top terminal 681. Current can also flow from the side wall fourth terminal 651B intermediate contact 672 and DUT 602 to the second bottom terminal 682. In one embodiment, third terminal 651A and fourth 651B are separate terminals.



FIG. 7 is a block diagram of an exemplary multi terminal stack in accordance with one embodiment. In one embodiment, the multi terminal stack is similar to the multi terminal stack in FIG. 4B except there is two intermediate contacts with an intermediate insulator in between them. The multi terminal stack includes DUT 701, DUT 702, intermediate contact 771, intermediated contact 772, hard mask 750, top terminal 781, bottom terminal layer 782 with seed layer 783, insulators 721A, 721B, 731A, and 731B, a sidewall terminal portion 751A and a sidewall terminal portion 751B. DUT 901 includes MTJ 711. DUT 902 includes MTJ 712. DUT 901 is coupled to intermediate contact 771. DUT 902 is coupled to intermediate contact 772. In one embodiment, third terminal 751A and fourth 751B are separate terminals. Sidewall terminal portion 751A is coupled to intermediate contact 771. Sidewall terminal portion 751B is coupled to intermediate contact 772. Sidewall terminal portion 751A is also coupled to first via 791 and sidewall terminal portion 751B is also coupled to third via 793. The multi terminal stack is coupled to top contact 781 and to bottom second via 792. In one embodiment, the bottom terminal layer 782 extends down to contact the second via 792. In one exemplary implementation, first via 791, second via 792, and third via 793 are respectively coupled to complimentary metal on silicon transistors (CMOSs). In one embodiment, the current flow is from the side wall third terminal 751A through intermediate contact 771 and DUT 701 to the first top terminal 781. Current can also flow from the side wall fourth terminal 751B intermediate contact 772 and DUT 702 to the second bottom terminal 782.


It is appreciated there are a variety of way of forming side wall terminals. FIG. 8 is a top cut out view of a pillar stack in accordance with one embodiment. The cut out is through the side wall terminals. The side wall terminal portion 911 and second side wall terminal portion are separate terminals. The pillar stack 951 has a first side wall terminal portion 911 and second side wall terminal portion 912 separated by side wall insulator portion 921 and 922.



FIG. 9 illustrates a magnetic tunnel junction (“MTJ”) 800 in accordance with one embodiment. MTJ 800 includes one or more seed layers 810 provided at the bottom of stack 800 to initiate a desired crystalline growth in the above-deposited layers. An antiferromagnetic layer 812 is disposed over seed layers 810. MTJ 830 is deposited on top of synthetic antiferromagnetic (SAF) layer 820. MTJ 830 includes reference layer 832, which is a magnetic layer, a non-magnetic tunneling barrier layer 834, and the free layer 836, which is also a magnetic layer. The non-magnetic tunneling barrier layer 834 can be an insulator. It should be understood that reference layer 832 can actually be part of SAF layer 820, but forms one of the ferromagnetic plates of MTJ 830 when the non-magnetic tunneling barrier layer 834 and free layer 836 are formed on reference layer 832. As shown in FIG. 8, magnetic reference layer 832 has a magnetization direction perpendicular to its plane. As also illustrated in FIG. 8, free layer 836 also has a magnetization direction perpendicular to its plane, but its direction can vary by 180 degrees.


The first magnetic layer 814 is disposed over seed layer 810. SAF layer 820 also has an antiferromagnetic coupling layer 816 disposed over the first magnetic layer 814. Furthermore, a nonmagnetic spacer 840 is disposed on top of MTJ 830 and a polarizer 850 is disposed on top of the nonmagnetic spacer 840. Polarizer 850 is a magnetic layer that has a magnetic direction that may be parallel to its plane and orthogonal to the magnetic direction of the reference layer 832 and free layer 836. Polarizer 850 is provided to polarize a current of electrons (“spin-aligned electrons”) applied to MTJ structure 830. A capping layer 860 can be provided on top of perpendicular polarizer 850 to protect the layers below on MTJ stack 800. In on embodiment, a hard mask 870 is deposited over capping layers 860 and is provided to pattern the underlying layers of the MTJ structure 800, using reactive ion etch (RIE) and ion beam etch processes. In one embodiment, the MTJ structure is similar to portions of a pMTJ (e.g., 100, 300, 400, etc.)


In one embodiment, a self aligned sidewall insulator masks and protects components of devices in a stack from detrimental re-deposition of etched material. In one exemplary implementation, a self aligned sidewall insulator masks and protects an insulating non-magnetic tunneling barrier layer of a MTJ from re-deposition of detrimental materials. The detrimental materials can include iridium (Ir), platinum (Pt), ruthenium (Ru) metals, and so on. This can be critical since these materials typically do not easily oxidize and can significantly damage performance if even trace amounts are otherwise re-deposited an insulating non-magnetic tunneling barrier layer of a MTJ.


In one embodiment, a multi terminal stack facilitates independent operation of devices in the multi terminal stack. In one embodiment, a self aligned multi terminal stack with multiple devices configured in a third dimension with respect to each other facilitates increased density over implementations limited to two dimensional array configuration of multiple devices. In one embodiment, a self aligned multi terminal stack with multiple devices protects against detrimental affects (e.g., re-deposition of etched materials, etc.).



FIG. 10 is a top view block diagram of a pillar structure via coupling in accordance with one embodiment. The Vias can be coupled independently to contiguous intermediate contact. In one exemplary implementation, the coupling is achieved through one additional lithography fabrication process. In one embodiment, the pillar includes vias 1191, 1192, and 1193, device 1182 with intermediate contact 1181, and insulators 1198a and 1198b. FIG. 11 is a top view block diagram of a pillar structure with current flow between vias in accordance with one embodiment. The current 1199 can flow from via 1191 to 1193. In one embodiment, the current flow can be oriented in the plane of the wafer between vias 1191 and 1193. In one exemplary implementation, the current flow is applied to spin hall effect devices


Some portions of the detailed descriptions are presented in terms of procedures, logic blocks, processing, and other symbolic representations of operations on data bits within a computer memory. These descriptions and representations are the means generally used by those skilled in data processing arts to effectively convey the substance of their work to others skilled in the art. A procedure, logic block, process, etc., is here, and generally, conceived to be a self-consistent sequence of steps or instructions leading to a desired result. The steps include physical manipulations of physical quantities. Usually, though not necessarily, these quantities take the form of electrical, magnetic, optical, or quantum signals capable of being stored, transferred, combined, compared, and otherwise manipulated in a computer system. It has proven convenient at times, principally for reasons of common usage, to refer to these signals as bits, values, elements, symbols, characters, terms, numbers, or the like.


References to “one embodiment” or “an embodiment” mean that one or more features, structures, characteristics, and so on, described in connection with the embodiment is included in at least one implementation encompassed by the present specification. Thus, appearances of the phrase “one embodiment” or “an embodiment” are not necessarily referring to the same embodiment. Furthermore, the features, structures, characteristics, and so on, may be included in other suitable forms other than the particular embodiment illustrated.


The use of definite or indefinite articles is not intended to indicate cardinality. In particular, a reference to “the” object or “a” object is intended to denote also one of a possible plurality of such objects. It is also to be understood that the phraseology and terminology used herein is for the purpose of description and should not be regarded as limiting. The use of the disjunctive is intended to include the conjunctive.


The terms “first,” “second,” “third,” “fourth,” and the like in the description and in the claims, if any, are used for distinguishing between similar elements and not necessarily for describing a particular sequential or chronological order. It is to be understood that any terms so used are interchangeable under appropriate circumstances such that the embodiments described herein are, for example, capable of operation in sequences other than those illustrated or otherwise described herein. Similarly, if a method is described herein as comprising a series of steps, the order of such steps as presented herein is not necessarily the only order in which such steps may be performed, and certain of the stated steps may possibly be omitted and/or certain other steps not described herein may possibly be added to the method.


It should be borne in mind, however, that all of these and similar terms are associated with the appropriate physical quantities and are merely convenient labels applied to these quantities. Unless specifically stated otherwise as apparent from the following discussions, it is appreciated that throughout the present application, discussions utilizing terms such as “processing”, “computing”, “calculating”, “determining”, “displaying” or the like, refer to the action and processes of a computer system, or similar processing device (e.g., an electrical, optical, or quantum, computing device), that manipulates and transforms data represented as physical (e.g., electronic) quantities. The terms refer to actions and processes of the processing devices that manipulate or transform physical quantities within a computer system's component (e.g., registers, memories, other such information storage, transmission or display devices, etc.) into other data similarly represented as physical quantities within other components.


It is appreciated that embodiments of the present invention can be compatible and implemented with a variety of different types of tangible memory or storage (e.g., RAM, DRAM, flash, hard drive, CD, DVD, etc.). The memory or storage, while able to be changed or rewritten, can be considered a non-transitory storage medium. By indicating a non-transitory storage medium it is not intend to limit characteristics of the medium, and can include a variety of storage mediums (e.g., programmable, erasable, nonprogrammable, read/write, read only, etc.) and “non-transitory” computer-readable media comprises all computer-readable media, with the sole exception being a transitory, propagating signal.


It is appreciated that the following is a listing of exemplary concepts or embodiments associated with the novel approach. It is also appreciated that the listing is not exhaustive and does not necessarily include all possible implementation. The following concepts and embodiments can be implemented in hardware. In one embodiment, the following methods or process describe operations performed by various processing components or units. In one exemplary implementation, instructions, or directions associated with the methods, processes, operations etc. can be stored in a memory and cause a processor to implement the operations, functions, actions, etc.


It is appreciated that a memory storage management systems and methods can include the following exemplary concepts or embodiments. It is also appreciated that the listing is not exhaustive and does not necessarily include all possible implementations. The following concepts and embodiments can be implemented in hardware, firmware, software, and so on. In one embodiment, the following concepts include methods or processes that describe operations performed by various processing components or units. In one exemplary implementation, instructions or directions associated with the methods, processes, operations etc. can be stored in a memory and cause a processor to implement the operations, functions, actions, etc.


The foregoing descriptions of specific embodiments of the present invention have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, and obviously many modifications and variations are possible in light of the above teaching. The embodiments were chosen and described in order to best explain the principles of the invention and its practical application, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the Claims appended hereto and their equivalents. The listing of steps within method claims do not imply any particular order to performing the steps, unless explicitly stated in the claim.

Claims
  • 1. A semiconductor comprising: a first device at a first semiconductor level within a multi terminal device stack, wherein the first device is coupled to a first terminal;a second device at a second semiconductor level within the multi terminal device stack, wherein the second device is coupled to a second terminal;an intermediate contact layer in the multi terminal device stack, the intermediate contact layer being coupled to the first device and second device;a first insulator formed adjacent and wrapped around the first device;a second insulator formed adjacent and wrapped around the second device; anda third terminal formed adjacent and wrapped around at least a part of the sidewall of the multi terminal device stack, the third terminal being formed adjacent the intermediate contact layer and the second insulator and adjacent at least a part of the first insulator, wherein the first terminal is coupled to the first device on a first side of the multi terminal device stack and the second terminal is coupled to the second device on a second side of the multi terminal device stack, opposite the first side, and the third terminal is coupled to the intermediate contact layer and isolated from sidewalls of the first device and the second device by the first and second insulators.
  • 2. The semiconductor of claim 1, wherein the third terminal is coupled to components not included in the multi terminal device stack through a via formed on the second side.
  • 3. The semiconductor of claim 1, wherein the first terminal, the second terminal, and the third terminal couple components included in the multi terminal device stack to components not included in the multi terminal device stack.
  • 4. The semiconductor of claim 3, wherein the components in the multi terminal device stack are otherwise electrically isolated from the components not in the multi terminal device stack.
  • 5. The semiconductor of claim 1, wherein the third terminal is located on a third side of the multi terminal device stack.
  • 6. The semiconductor of claim 1, wherein the first device is stacked above the second device within the multi terminal device stack.
  • 7. The semiconductor of claim 1, wherein the first device and second device are active devices.
  • 8. The semiconductor of claim 1, wherein the first device and second device are magnetic tunnel junction (MTJ) devices.
  • 9. The semiconductor of claim 1, wherein the first device and second device are heterojunction bipolar transistors.
  • 10. The semiconductor of claim 1, wherein: the first device is a first MTJ device;a second device is a second MTJ device; andthe third terminal is coupled to the first device and second device through the intermediate contact layer.
  • 11. The semiconductor of claim 10, wherein the first terminal, the second terminal, and the third terminal couple components included in the multi terminal device stack to components not included in the multi terminal device stack.
  • 12. The semiconductor of claim 1, wherein the first terminal is coupled to a first side of the multi terminal device stack, the second terminal is coupled to a second side of the multi terminal device stack, and the third terminal is coupled on a third side of the multi terminal device stack, wherein the first side is a top side and the second side is a bottom side.
  • 13. The semiconductor of claim 10, wherein the first MTJ device is operable to store a first logical bit of information and the second MTJ device is operable to store a second logical bit of information, wherein respective states of the first MTJ device and the second MTJ device convey a logical state of respective logical bit of information.
  • 14. The semiconductor of claim 1, wherein the multi terminal device stack is less than or equal to 100 nanometers from another multi terminal device stack.
  • 15. The semiconductor of claim 1, wherein an angle between a sidewall of the multi terminal device stack and a line from the base of the multi terminal device stack to the top of another multi terminal device stack is less than 50 degrees.
  • 16. The semiconductor of claim 12, where in the third terminal is formed on the sidewall of the multi terminal device stack and extends from the second side to the first side, the third terminal extending to and covering a part of the first insulator.
US Referenced Citations (488)
Number Name Date Kind
4597487 Crosby et al. Jul 1986 A
5541868 Prinz Jul 1996 A
5559952 Fujimoto Sep 1996 A
5629549 Johnson May 1997 A
5640343 Gallagher et al. Jun 1997 A
5654566 Johnson Aug 1997 A
5691936 Sakakima et al. Nov 1997 A
5695846 Lange et al. Dec 1997 A
5695864 Slonczewski Dec 1997 A
5732016 Chen et al. Mar 1998 A
5751647 O'Toole May 1998 A
5856397 Auri Jan 1999 A
5856897 Mauri Jan 1999 A
5896252 Kanai Apr 1999 A
5966323 Chen et al. Oct 1999 A
6016269 Peterson et al. Jan 2000 A
6055179 Koganei et al. Apr 2000 A
6064948 West May 2000 A
6075941 Itoh Jun 2000 A
6097579 Gill Aug 2000 A
6112295 Bhamidipati et al. Aug 2000 A
6124711 Tanaka et al. Sep 2000 A
6134138 Lu et al. Oct 2000 A
6140838 Johnson Oct 2000 A
6154139 Kanai et al. Nov 2000 A
6154349 Kanai et al. Nov 2000 A
6172902 Wegrowe et al. Jan 2001 B1
6233172 Chen et al. May 2001 B1
6233690 Choi et al. May 2001 B1
6243288 Ishikawa et al. Jun 2001 B1
6252798 Satoh et al. Jun 2001 B1
6256223 Sun Jul 2001 B1
6292389 Chen et al. Sep 2001 B1
6347049 Childress et al. Feb 2002 B1
6376260 Chen et al. Apr 2002 B1
6385082 Abraham et al. May 2002 B1
6436526 Odagawa et al. Aug 2002 B1
6442681 Ryan et al. Aug 2002 B1
6447935 Zhang et al. Sep 2002 B1
6458603 Kersch et al. Oct 2002 B1
6493197 Ito et al. Dec 2002 B2
6522137 Sun et al. Feb 2003 B1
6532164 Redon et al. Mar 2003 B2
6538918 Swanson et al. Mar 2003 B2
6545903 Savtchenko et al. Apr 2003 B1
6545906 Savtchenko Apr 2003 B1
6563681 Sasaki et al. May 2003 B1
6566246 deFelipe et al. May 2003 B1
6603677 Redon et al. Aug 2003 B2
6608776 Hidaka Aug 2003 B2
6635367 Igarashi et al. Oct 2003 B2
6653153 Doan et al. Nov 2003 B2
6654278 Engel et al. Nov 2003 B1
6677165 Lu et al. Jan 2004 B1
6710984 Yuasa et al. Mar 2004 B1
6713195 Wang et al. Mar 2004 B2
6714444 Huai et al. Mar 2004 B2
6731537 Kanamori May 2004 B2
6744086 Daughton et al. Jun 2004 B2
6750491 Sharma et al. Jun 2004 B2
6751074 Inomata et al. Jun 2004 B2
6765824 Kishi et al. Jul 2004 B2
6772036 Eryurek et al. Aug 2004 B2
6773515 Li et al. Aug 2004 B2
6777730 Daughton et al. Aug 2004 B2
6785159 Tuttle Aug 2004 B2
6807091 Saito Oct 2004 B2
6812437 Levy et al. Nov 2004 B2
6829161 Huai et al. Dec 2004 B2
6835423 Chen et al. Dec 2004 B2
6838740 Huai et al. Jan 2005 B2
6839821 Estakhri Jan 2005 B2
6842317 Sugita et al. Jan 2005 B2
6842366 Chan Jan 2005 B2
6847547 Albert et al. Jan 2005 B2
6879512 Luo Apr 2005 B2
6887719 Lu et al. May 2005 B2
6888742 Nguyen et al. May 2005 B1
6902807 Argoitia et al. Jun 2005 B1
6906369 Ross et al. Jun 2005 B2
6920063 Huai et al. Jul 2005 B2
6933155 Albert et al. Aug 2005 B2
6936479 Sharma Aug 2005 B2
6938142 Pawlowski Aug 2005 B2
6956257 Zhu et al. Oct 2005 B2
6958507 Atwood et al. Oct 2005 B2
6958927 Nguyen et al. Oct 2005 B1
6967363 Huai Nov 2005 B1
6967863 Huai Nov 2005 B2
6980469 Kent et al. Dec 2005 B2
6984529 Stojakovic et al. Jan 2006 B2
6985385 Nguyen et al. Jan 2006 B2
6992359 Nguyen et al. Jan 2006 B2
6995962 Saito et al. Feb 2006 B2
7002339 Kawabata et al. Feb 2006 B2
7002839 Kawabata et al. Feb 2006 B2
7005958 Wan Feb 2006 B2
7006371 Matsuoka Feb 2006 B2
7006375 Covington Feb 2006 B2
7009877 Huai et al. Mar 2006 B1
7033126 Van Den Berg Apr 2006 B2
7041598 Sharma May 2006 B2
7045368 Hong et al. May 2006 B2
7054119 Sharma et al. May 2006 B2
7057922 Fukumoto Jun 2006 B2
7095646 Slaughter et al. Aug 2006 B2
7098494 Pakala et al. Aug 2006 B2
7106624 Huai et al. Sep 2006 B2
7110287 Huai et al. Sep 2006 B2
7149106 Mancoff et al. Dec 2006 B2
7161829 Huai et al. Jan 2007 B2
7170778 Kent et al. Jan 2007 B2
7187577 Wang Mar 2007 B1
7190611 Nguyen et al. Mar 2007 B2
7203129 Lin et al. Apr 2007 B2
7203802 Huras Apr 2007 B2
7227773 Nguyen et al. Jun 2007 B1
7233039 Huai et al. Jun 2007 B2
7242045 Nguyen et al. Jul 2007 B2
7245462 Huai et al. Jul 2007 B2
7262941 Li et al. Aug 2007 B2
7273780 Kim Sep 2007 B2
7283333 Gill Oct 2007 B2
7307376 Kent et al. Dec 2007 B2
7307876 Kent et al. Dec 2007 B2
7313015 Bessho Dec 2007 B2
7324387 Bergemont et al. Jan 2008 B1
7324389 Cernea Jan 2008 B2
7335960 Han et al. Feb 2008 B2
7351594 Bae et al. Apr 2008 B2
7352021 Bae et al. Apr 2008 B2
7369427 Dia et al. May 2008 B2
7372722 Jeong May 2008 B2
7376006 Bednorz et al. May 2008 B2
7386765 Ellis Jun 2008 B2
7404017 Kuo Jul 2008 B2
7421535 Jarvis et al. Sep 2008 B2
7436699 Tanizaki Oct 2008 B2
7449345 Horng et al. Nov 2008 B2
7453719 Sakimura Nov 2008 B2
7476919 Hong et al. Jan 2009 B2
7502249 Ding Mar 2009 B1
7502253 Rizzo Mar 2009 B2
7508042 Guo Mar 2009 B2
7511985 Horii Mar 2009 B2
7515458 Hung et al. Apr 2009 B2
7515485 Lee Apr 2009 B2
7532503 Morise et al. May 2009 B2
7541117 Ogawa Jun 2009 B2
7542326 Yoshimura Jun 2009 B2
7573737 Kent et al. Aug 2009 B2
7576956 Huai Aug 2009 B2
7582166 Lampe Sep 2009 B2
7598555 Papworth-Parkin Oct 2009 B1
7602000 Sun et al. Oct 2009 B2
7619431 DeWilde et al. Nov 2009 B2
7633800 Adusumilli et al. Dec 2009 B2
7642612 Izumi et al. Jan 2010 B2
7660161 Van Tran Feb 2010 B2
7663171 Inokuchi et al. Feb 2010 B2
7675792 Bedeschi Mar 2010 B2
7696551 Xiao Apr 2010 B2
7733699 Roohparvar Jun 2010 B2
7739559 Suzuki et al. Jun 2010 B2
7773439 Do et al. Aug 2010 B2
7776665 Izumi et al. Aug 2010 B2
7796439 Arai et al. Sep 2010 B2
7810017 Radke Oct 2010 B2
7821818 Dieny et al. Oct 2010 B2
7852662 Yang Dec 2010 B2
7861141 Chen Dec 2010 B2
7881095 Lu Feb 2011 B2
7911832 Kent et al. Mar 2011 B2
7916515 Li Mar 2011 B2
7936595 Han et al. May 2011 B2
7936598 Zheng et al. May 2011 B2
7983077 Park Jul 2011 B2
7986544 Kent et al. Jul 2011 B2
8008095 Assefa et al. Aug 2011 B2
8028119 Miura Sep 2011 B2
8041879 Erez Oct 2011 B2
8055957 Kondo Nov 2011 B2
8058925 Rasmussen Nov 2011 B2
8059460 Jeong et al. Nov 2011 B2
8072821 Arai Dec 2011 B2
8077496 Choi Dec 2011 B2
8080365 Nozaki Dec 2011 B2
8088556 Nozaki Jan 2012 B2
8094480 Tonomura Jan 2012 B2
8102701 Prejbeanu et al. Jan 2012 B2
8105948 Zhong et al. Jan 2012 B2
8120949 Ranjan et al. Feb 2012 B2
8143683 Wang et al. Mar 2012 B2
8144509 Jung Mar 2012 B2
8148970 Fuse Apr 2012 B2
8159867 Cho et al. Apr 2012 B2
8201024 Burger Jun 2012 B2
8223534 Chung Jul 2012 B2
8255742 Ipek Aug 2012 B2
8278996 Miki Oct 2012 B2
8279666 Dieny et al. Oct 2012 B2
8295073 Norman Oct 2012 B2
8295082 Chua-Eoan Oct 2012 B2
8334213 Mao Dec 2012 B2
8345474 Oh Jan 2013 B2
8349536 Nozaki Jan 2013 B2
8362580 Chen et al. Jan 2013 B2
8363465 Kent et al. Jan 2013 B2
8374050 Zhou et al. Feb 2013 B2
8386836 Burger Feb 2013 B2
8415650 Greene Apr 2013 B2
8416620 Zheng et al. Apr 2013 B2
8422286 Ranjan et al. Apr 2013 B2
8422330 Hatano et al. Apr 2013 B2
8432727 Ryu Apr 2013 B2
8441844 El Baraji May 2013 B2
8456383 Liu Jun 2013 B2
8456926 Ong et al. Jun 2013 B2
8477530 Ranjan et al. Jul 2013 B2
8492381 Kuroiwa et al. Jul 2013 B2
8492881 Kuroiwa et al. Jul 2013 B2
8495432 Dickens Jul 2013 B2
8535952 Ranjan et al. Sep 2013 B2
8539303 Lu Sep 2013 B2
8542524 Keshtbod et al. Sep 2013 B2
8549303 Fifield et al. Oct 2013 B2
8558334 Ueki et al. Oct 2013 B2
8559215 Zhou et al. Oct 2013 B2
8574928 Satoh et al. Nov 2013 B2
8582353 Lee Nov 2013 B2
8590139 Op DeBeeck et al. Nov 2013 B2
8592927 Jan Nov 2013 B2
8593868 Park Nov 2013 B2
8609439 Prejbeanu et al. Dec 2013 B2
8617408 Balamane Dec 2013 B2
8625339 Ong Jan 2014 B2
8634232 Oh Jan 2014 B2
8667331 Hori Mar 2014 B2
8687415 Parkin et al. Apr 2014 B2
8705279 Kim Apr 2014 B2
8716817 Saida May 2014 B2
8716818 Yoshikawa et al. May 2014 B2
8722543 Belen May 2014 B2
8737137 Choy et al. May 2014 B1
8755222 Kent et al. Jun 2014 B2
8779410 Sato et al. Jul 2014 B2
8780617 Kang Jul 2014 B2
8792269 Abedifard Jul 2014 B1
8802451 Malmhall Aug 2014 B2
8810974 Noel et al. Aug 2014 B2
8817525 Ishihara Aug 2014 B2
8832530 Pangal et al. Sep 2014 B2
8852760 Wang et al. Oct 2014 B2
8853807 Son et al. Oct 2014 B2
8860156 Beach et al. Oct 2014 B2
8862808 Tsukamoto et al. Oct 2014 B2
8867258 Rao Oct 2014 B2
8883520 Satoh et al. Nov 2014 B2
8902628 Ha Dec 2014 B2
8966345 Wilkerson Feb 2015 B2
8987849 Jan Mar 2015 B2
9019754 Bedeschi Apr 2015 B1
9025378 Tokiwa May 2015 B2
9026888 Kwok May 2015 B2
9030899 Lee May 2015 B2
9036407 Wang et al. May 2015 B2
9037812 Chew May 2015 B2
9043674 Wu et al. May 2015 B2
9070441 Otsuka et al. Jun 2015 B2
9070855 Gan et al. Jun 2015 B2
9076530 Gomez et al. Jul 2015 B2
9082888 Kent et al. Jul 2015 B2
9104581 Fee et al. Aug 2015 B2
9104595 Sah Aug 2015 B2
9130155 Chepulskyy et al. Sep 2015 B2
9136463 Li Sep 2015 B2
9140747 Kim Sep 2015 B2
9165629 Chih Oct 2015 B2
9165787 Kang Oct 2015 B2
9166155 Deshpande Oct 2015 B2
9178958 Lindamood Nov 2015 B2
9189326 Kalamatianos Nov 2015 B2
9190471 Yi et al. Nov 2015 B2
9196332 Zhang et al. Nov 2015 B2
9229806 Mekhanik et al. Jan 2016 B2
9229853 Khan Jan 2016 B2
9231191 Huang et al. Jan 2016 B2
9245608 Chen et al. Jan 2016 B2
9250990 Motwani Feb 2016 B2
9250997 Kim et al. Feb 2016 B2
9251896 Ikeda Feb 2016 B2
9257483 Ishigaki Feb 2016 B2
9263667 Pinarbasi Feb 2016 B1
9286186 Weiss Mar 2016 B2
9298552 Leem Mar 2016 B2
9299412 Naeimi Mar 2016 B2
9317429 Ramanujan Apr 2016 B2
9324457 Takizawa Apr 2016 B2
9337412 Pinarbasi et al. May 2016 B2
9341939 Yu et al. May 2016 B1
9342403 Keppel et al. May 2016 B2
9349482 Kim et al. May 2016 B2
9351899 Bose et al. May 2016 B2
9362486 Kim et al. Jun 2016 B2
9378817 Kawai Jun 2016 B2
9379314 Park et al. Jun 2016 B2
9389954 Pelley et al. Jul 2016 B2
9396065 Webb et al. Jul 2016 B2
9396991 Arvin et al. Jul 2016 B2
9401336 Arvin et al. Jul 2016 B2
9406876 Pinarbasi Aug 2016 B2
9418721 Bose Aug 2016 B2
9431084 Bose et al. Aug 2016 B2
9449720 Lung Sep 2016 B1
9450180 Annunziata Sep 2016 B1
9455013 Kim Sep 2016 B2
9466789 Wang et al. Oct 2016 B2
9472282 Lee Oct 2016 B2
9472748 Kuo et al. Oct 2016 B2
9484527 Han et al. Nov 2016 B2
9488416 Fujita et al. Nov 2016 B2
9490054 Jan Nov 2016 B2
9508456 Shim Nov 2016 B1
9520128 Bauer et al. Dec 2016 B2
9520192 Naeimi et al. Dec 2016 B2
9548116 Roy et al. Jan 2017 B2
9548445 Lee et al. Jan 2017 B2
9553102 Wang Jan 2017 B2
9583167 Chung Feb 2017 B2
9594683 Dittrich Mar 2017 B2
9600183 Tornishima et al. Mar 2017 B2
9608038 Wang et al. Mar 2017 B2
9634237 Lee et al. Apr 2017 B2
9640267 Tani May 2017 B2
9646701 Lee May 2017 B2
9652321 Motwani May 2017 B2
9662925 Raksha et al. May 2017 B2
9697140 Kwok Jul 2017 B2
9720616 Yu Aug 2017 B2
9728712 Kardasz et al. Aug 2017 B2
9741926 Pinarbasi et al. Aug 2017 B1
9772555 Park et al. Sep 2017 B2
9773974 Pinarbasi et al. Sep 2017 B2
9780300 Zhou et al. Oct 2017 B2
9793319 Gan et al. Oct 2017 B2
9853006 Arvin et al. Dec 2017 B2
9853206 Pinarbasi et al. Dec 2017 B2
9853292 Loveridge et al. Dec 2017 B2
9858975 Hatcher Jan 2018 B1
9858976 Ikegami Jan 2018 B2
9859333 Kim et al. Jan 2018 B2
9865806 Choi et al. Jan 2018 B2
9935258 Chen et al. Apr 2018 B2
10008662 You Jun 2018 B2
10026609 Sreenivasan et al. Jul 2018 B2
10038137 Chuang Jul 2018 B2
10042588 Kang Aug 2018 B2
10043851 Shen Aug 2018 B1
10043967 Chen Aug 2018 B2
10062837 Kim et al. Aug 2018 B2
10115446 Louie et al. Oct 2018 B1
10134988 Fennimore et al. Nov 2018 B2
10163479 Berger et al. Dec 2018 B2
10186614 Asami Jan 2019 B2
20020090533 Zhang et al. Jul 2002 A1
20020105823 Redon et al. Aug 2002 A1
20030085186 Fujioka May 2003 A1
20030117840 Sharma et al. Jun 2003 A1
20030151944 Saito Aug 2003 A1
20030197984 Inomata et al. Oct 2003 A1
20030218903 Luo Nov 2003 A1
20040012994 Slaughter et al. Jan 2004 A1
20040026369 Ying Feb 2004 A1
20040061154 Huai et al. Apr 2004 A1
20040094785 Zhu et al. May 2004 A1
20040130936 Nguyen et al. Jul 2004 A1
20040173315 Leung Sep 2004 A1
20040257717 Sharma et al. Dec 2004 A1
20050041342 Huai et al. Feb 2005 A1
20050051820 Stojakovic et al. Mar 2005 A1
20050063222 Huai et al. Mar 2005 A1
20050104101 Sun et al. May 2005 A1
20050128842 Wei Jun 2005 A1
20050136600 Huai Jun 2005 A1
20050158881 Sharma Jul 2005 A1
20050180202 Huai et al. Aug 2005 A1
20050184839 Nguyen et al. Aug 2005 A1
20050201023 Huai et al. Sep 2005 A1
20050237787 Huai et al. Oct 2005 A1
20050280058 Pakala et al. Dec 2005 A1
20060018057 Huai Jan 2006 A1
20060049472 Diao et al. Mar 2006 A1
20060077734 Fong Apr 2006 A1
20060087880 Mancoff et al. Apr 2006 A1
20060092696 Bessho May 2006 A1
20060132990 Morise et al. Jun 2006 A1
20060227465 Inokuchi et al. Oct 2006 A1
20070019337 Apalkov et al. Jan 2007 A1
20070096229 Yoshikawa May 2007 A1
20070242501 Hung et al. Oct 2007 A1
20080049488 Rizzo Feb 2008 A1
20080079530 Weidman et al. Apr 2008 A1
20080112094 Kent et al. May 2008 A1
20080151614 Guo Jun 2008 A1
20080259508 Kent et al. Oct 2008 A2
20080297292 Viala et al. Dec 2008 A1
20090046501 Ranjan et al. Feb 2009 A1
20090072185 Raksha et al. Mar 2009 A1
20090091037 Assefa et al. Apr 2009 A1
20090098413 Kanegae Apr 2009 A1
20090146231 Kuper et al. Jun 2009 A1
20090161421 Cho et al. Jun 2009 A1
20090209102 Zhong et al. Aug 2009 A1
20090212997 Michalski Aug 2009 A1
20090231909 Dieny et al. Sep 2009 A1
20100124091 Cowburn May 2010 A1
20100162065 Norman Jun 2010 A1
20100193891 Wang et al. Aug 2010 A1
20100246254 Prejbeanu et al. Sep 2010 A1
20100271870 Zheng et al. Oct 2010 A1
20100290275 Park et al. Nov 2010 A1
20110032645 Noel et al. Feb 2011 A1
20110058412 Zheng et al. Mar 2011 A1
20110061786 Mason Mar 2011 A1
20110089511 Keshtbod et al. Apr 2011 A1
20110133298 Chen et al. Jun 2011 A1
20120052258 Op DeBeeck et al. Mar 2012 A1
20120069649 Ranjan et al. Mar 2012 A1
20120155156 Watts Jun 2012 A1
20120155158 Higo Jun 2012 A1
20120280336 Watts Jun 2012 A1
20120181642 Prejbeanu et al. Jul 2012 A1
20120188818 Ranjan et al. Jul 2012 A1
20120280339 Zhang et al. Nov 2012 A1
20120294078 Kent et al. Nov 2012 A1
20120299133 Son et al. Nov 2012 A1
20130001506 Sato et al. Jan 2013 A1
20130001652 Koshikawa et al. Jan 2013 A1
20130021841 Zhou et al. Jan 2013 A1
20130244344 Malmhall et al. Sep 2013 A1
20130267042 Satoh et al. Oct 2013 A1
20130270661 Yi et al. Oct 2013 A1
20130307097 Yi et al. Nov 2013 A1
20130341801 Satoh et al. Dec 2013 A1
20140009994 Parkin et al. Jan 2014 A1
20140042571 Gan et al. Feb 2014 A1
20140070341 Beach et al. Mar 2014 A1
20140103472 Kent et al. Apr 2014 A1
20140136870 Breternitz et al. May 2014 A1
20140151837 Ryu Jun 2014 A1
20140169085 Wang et al. Jun 2014 A1
20140177316 Otsuka et al. Jun 2014 A1
20140217531 Jan Aug 2014 A1
20140252439 Guo Sep 2014 A1
20140264671 Chepulskyy et al. Sep 2014 A1
20140281284 Block et al. Sep 2014 A1
20150056368 Wang et al. Feb 2015 A1
20150279904 Pinarbasi et al. Oct 2015 A1
20160087193 Pinarbasi et al. Mar 2016 A1
20160163973 Pinarbasi Jun 2016 A1
20160218278 Pinarbasi et al. Jul 2016 A1
20160283385 Boyd et al. Sep 2016 A1
20160315118 Kardasz et al. Oct 2016 A1
20160378592 Ikegami et al. Dec 2016 A1
20170062712 Choi et al. Mar 2017 A1
20170123991 Sela et al. May 2017 A1
20170133104 Darbari et al. May 2017 A1
20170199459 Ryu et al. Jul 2017 A1
20180033957 Zhang Feb 2018 A1
20180097006 Kim et al. Apr 2018 A1
20180114589 El-Baraji et al. Apr 2018 A1
20180119278 Kornmeyer May 2018 A1
20180121117 Berger et al. May 2018 A1
20180121355 Berger et al. May 2018 A1
20180121361 Berger et al. May 2018 A1
20180122446 Berger et al. May 2018 A1
20180122447 Berger et al. May 2018 A1
20180122448 Berger et al. May 2018 A1
20180122449 Berger et al. May 2018 A1
20180122450 Berger et al. May 2018 A1
20180130945 Choi et al. May 2018 A1
20180211821 Kogler Jul 2018 A1
20180233362 Glodde Aug 2018 A1
20180233363 Glodde Aug 2018 A1
20180248110 Kardasz et al. Aug 2018 A1
20180248113 Pinarbasi et al. Aug 2018 A1
20180331279 Shen Nov 2018 A1
20190259810 Jacob Aug 2019 A1
Foreign Referenced Citations (27)
Number Date Country
2766141 Jan 2011 CA
105706259 Jun 2016 CN
1345277 Sep 2003 EP
2817998 Jun 2002 FR
2832542 May 2003 FR
2910716 Jun 2008 FR
H10-004012 Jan 1998 JP
H11-120758 Apr 1999 JP
H11-352867 Dec 1999 JP
2001-195878 Jul 2001 JP
2002-261352 Sep 2002 JP
2002-357489 Dec 2002 JP
2003-318461 Nov 2003 JP
2005-044848 Feb 2005 JP
2005-150482 Jun 2005 JP
2005-535111 Nov 2005 JP
2006128579 May 2006 JP
2008-524830 Jul 2008 JP
2009-027177 Feb 2009 JP
2013-012546 Jan 2013 JP
2014-039061 Feb 2014 JP
5635666 Dec 2014 JP
2015-002352 Jan 2015 JP
10-2014-015246 Sep 2014 KR
2009-080636 Jul 2009 WO
2011-005484 Jan 2011 WO
2014-062681 Apr 2014 WO
Non-Patent Literature Citations (11)
Entry
US 7,026,672 B2, 04/2006, Grandis (withdrawn)
US 2016/0218273, Jul. 2016, Heiba et al. (withdrawn).
Bhatti Sabpreet et al., “Spintronics Based Random Access Memory: a Review,” Material Today, Nov. 2107, pp. 530-548, vol. 20, No. 9, Elsevier.
Helia Naeimi, et al., “SITRAM Scaling and Retention Failure,” Intel Technology Journal, vol. 17, Issue 1, 2013, pp. 54-75 (22 pages).
S. Ikeda, et al., “A Perpendicular-Anisotropy CoFeB—MgO Magnetic Tunnel Junction”, Nature Mterials, vol. 9, Sep. 2010, pp. 721-724 (4 pages).
R.H. Kock, et al., “Thermally Assisted Magnetization Reversal in Submicron-Sized Magnetic Thin Films”, Physical Review Letters, The American Physical Society, vol. 84, No, 23, Jun. 5, 2000, pp. 5419-5422 (4 pages).
K.J. Lee, et al., “Analytical Investigation of Spin-Transfer Dynamics Using Perpendicular-to-Plane Polarizer”, Applied Physics Letters, American Insitute of Physics, vol. 86, (2005), pp. 022505-1 to 022505-3 (3 pages).
Kirsten Martens, et al., “Thermally Induced Magnetic Switching in Thin Ferromagnetic Annuli”, NSF grants PHY-0351964 (DLS), 2005, 11 pages.
Kristen Martens, et al., “Magnetic Reversal in Nanoscropic Ferromagnetic Rings”, NSF grants PHY-0351964 (DLS) 2006, 23 pages.
“Magnetic Technology Spintronics, Media and Interface”, Data Storage Institute, R&D Highlights, Sep. 2010, 3 pages.
Daniel Scott Matic, “A Magnetic Tunnel Junction Compact Model for STT-RAM and MeRAM”, Master Thesis University of California, Los Angeles, 2013, pp. 43.
Related Publications (1)
Number Date Country
20200105829 A1 Apr 2020 US