Claims
- 1. A multigap liquid crystal color display including a common electrode; a plurality of pixels, each having a pixel electrode facing a common electrode; a plurality of switches for respectively activating said pixel electrodes; means for applying an activation signal to each switch, thereby inducing offset voltages at said pixel electrodes; said pixels including first and second pixels for generating first and second colors, respectively; said first and second pixels having first and second cell gaps, respectively, said first cell gap being different from said second cell gap; said first and second pixels exhibiting first and second capacitances, respectively, resulting in first and second offset voltages at pixel electrodes of said first and second pixels, respectively, characterized in that:
- said electrodes of said first and second pixels are constructed and arranged to equalize said first and second offset voltages, thereby establishing an electrode offset voltage at said first and second pixels electrodes; and in that it further includes means for providing a source bias voltage, said source bias voltage being applied to said common electrode to minimize said electrode offset voltage.
- 2. The display of claim 1 wherein each said switch comprises a transistor switch, said activation signal being applied to an electrode thereof.
- 3. The display of claim 2 wherein each said transistor switch comprises a TFT with a gate electrode and a drain electrode, said drain electrode being electrically connected with said pixel electrode, said activation signal being applied to said gate electrode.
- 4. The display of claim 1, further including first and second storage capacitors coupled to said pixel electrodes of said first and second pixels, respectively, said first and second storage capacitors having capacitance values different with respect to each other, said capacitance values of said first and second storage capacitors chosen to equalize said first and second offset voltages.
- 5. The display of claim 1 wherein said pixel electrodes of said first and second pixels have different areas with respect to each other such that respective different pixel capacitance values for said first and second pixels are provided.
- 6. The display of claim 1 wherein:
- said pixels include third pixels for generating a third color, said pixels having a third cell gap different from said first and second cell gaps, said third gap establishing a third capacitance, resulting in a third offset voltage at electrodes of said third pixels, said electrodes of said third pixels constructed and arranged so that said third offset voltage equals said electrode voltage;
- third storage capacitors coupled to said electrodes of said third pixels; and wherein
- said first, second and third storage capacitors have values in accordance with:
- DC.sub.1 =[Cgd/(Clc.sub.1 +Cs.sub.1 +Cgd)](V.sub.pp)
- DC.sub.2 =[Cgd/(Clc.sub.2 +CS.sub.2 +Cgd)](V.sub.pp)
- DC.sub.3 =[Cgd/(Clc.sub.3 +Cs.sub.3 +Cgd)](V.sub.pp)
- DC.sub.1 =DC.sub.2 =DC.sub.3
- where
- DC.sub.1 =said first offset voltage
- DC.sub.2 =said second offset voltage
- DC.sub.3 =said third offset voltage
- Cgd=gate-drain capacitance voltage
- Clc.sub.1 =liquid crystal capacitance of said pixel electrode of said first pixel with respect to said common electrode
- Clc.sub.2 =liquid crystal capacitance of said pixel electrode of said second pixel with respect to said common electrode
- Clc.sub.3 =liquid crystal capacitance of said pixel electrode of said third pixel with respect to said common electrode
- V.sub.pp =peak-to-peak voltage of said activation signal
- Cs.sub.1 =said capacitance value of said first storage capacitors
- Cs.sub.2 =said capacitance value of said second storage capacitors
- Cs.sub.3 =said capacitance value of said third storage capacitors.
- 7. The display of claim 1 wherein
- said pixels include third pixels for generating a third color,
- said third color pixels having a third cell gap,
- said third cell gap being different from said first and second cell gaps,
- said third pixels exhibiting a third capacitance resulting in a third offset voltage at said electrodes of said third pixels,
- said pixel electrodes of said first, second and third pixels having different areas with respect to each other so that said first, second and third offset voltages are equal with respect to each other and so that:
- Clc.sub.1 =Clc.sub.2 =Clc.sub.3
- where:
- Clc.sub.1 =liquid crystal capacitance betwen said pixel electrodes of said first pixels and said commmon electrode
- Clc.sub.2 =liquid crystal capacitance between said pixel electrodes of said second pixels and said common electrode
- Clc.sub.3 =liquid crystal capacitance between said pixel electrodes of said third pixels and said common electrode.
- 8. The display of claim 1 wherein said plurality of switches includes first and second transistor switches respectively coupled to said first and second pixels, each including a TFT having a gate electrode and a drain electrode and a capacitance Cgd therebetween, thereby providing a first gate-drain capacitance Cgd.sub.1 and a second gate-drain capacitance Cgd.sub.2, respectively and further including first Cs.sub.1 and second Cs.sub.2 storage capacitances respectively coupled to said pixel electrodes of said first and second pixels and wherein Cgd.sub.1 +Cs.sub.1 and Cgd.sub.2 +Cs.sub.2 provide different capacitance values with respect to each other, said capacitance values of Cgd1+Cs1 and Cqd2+Cs2 are chosen to equalize said first and second offset voltages.
- 9. The display of claim 1 wherein
- said pixels include a third pixel for generating a third color, said third pixel having a third cell gap different from said first and second cell gaps so that said first, second, and third pixels exhibit electrode capacitances having different capacitance values;
- said plurality of switches include three transistor switches respectively coupled to said three pixels, each including a TFT having a gate electrode and a drain electrode and a gate-drain capacitance therebetween, said gate drain-capacitance values being different for each TFT; and
- further including first, second, and third storage capacitors coupled respectively to said first, second, and third pixels, said first, second, and third storage capacitors having capacitance values different with respect to each other;
- said electrodes, said gate-drain capacitances, and said storage capacitances adjusted such that ##EQU2## where: Cgd.sub.1, Cgd.sub.2, and Cgd.sub.3 respectively equal said capacitor value of said gate-drain capacitances of said three transistor switches, Clc.sub.1, Clc.sub.2, and Clc.sub.3 respectively equal said capacitance value of said electrode capacitances of said three pixels, and Cs.sub.1, Cs.sub.2, and Cs.sub.3 respectively equal said first, second, and third capacitance value of said storage capacitors.
- 10. The display of claim 9 wherein said electrode capacitance values, said gate-drain capacitance values, and said storage capacitance values are have the relationship
- Clc.sub.1 :Clc.sub.2 :Clc.sub.3 =Cgd.sub.1 :Cgd.sub.2 :Cgd.sub.3 =Cs.sub.1 :Cs.sub.2 :Cs.sub.3.
Parent Case Info
This is a continuation-in-part of application Ser. No. 07/850,174, filed Mar. 11, 1992 now abandoned.
US Referenced Citations (11)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
850174 |
Mar 1992 |
|