The invention relates to multilevel DC to AC power converters, sometimes also called inverters.
More particularly, the invention relates to an inverter module comprising:
Such inverter modules are well known in the prior art and are sometimes referred to as “neutral point clamped (NPC) multilevel inverters”. Their main advantage resides in the fact that, thanks to the use of multiple DC input voltages (more than two), to the particular arrangement of the switching means, and to the particular control of these switching means, mid- to high DC input voltages can be converted to AC without any of the individual switching means (T1,T2,T3,T4,T5,T6) having to withstand such mid- to high DC voltages at any time.
A generalized inverter of such a nature has been disclosed by Fang Z. Peng in “A generalized multilevel inverter topology with self voltage balancing” (IEEE Trans. Ind. Applicat., vol. 37, pp. 611-618, March/April 2001). This document discloses for example a three-level inverter module whose circuit topology, as far as the switches are concerned, is the same as the topology of an inverter module according to the present invention.
Although such known inverter modules work well, there is a need for improving their overall efficiency when converting DC power to AC power.
It is an object of the invention to provide an inverter module which has a higher overall efficiency compared to the known inverter modules.
To this end, the inverter module according to the invention is characterised in that the switch control means is configured in such a way that:
Indeed, when such an inverter module is put into operation for converting the DC input voltages to the AC output voltage, T5 will only be switched ON and OFF once in the course of a full cycle period of the AC output voltage, whereas, with known inverter modules, T5 will be switched ON and OFF several times in the course of said cycle period (usually a very large number of times). The same holds for T6.
In other terms, with an inverter module according to the invention, T5 and T6 will exclusively be switched ON and OFF at a fundamental frequency (first order frequency) which is to be delivered at the AC output, whereas, with prior art inverter modules, T5 and T6 are regularly switched ON and OFF at (much) higher frequencies.
Hence, switching losses in T5 and in T6 are reduced compared to known inverters. This solution therefore contributes to increasing the overall efficiency of the inverter module compared to the known ones.
Preferably, the inverter module according to the invention is characterised in that the first, the second, the third and the fourth switching means (T1,T2,T3,T4) are semiconductor devices having first specifications and in that the fifth (T5) and the sixth (T6) switching means are semiconductor devices having second specifications, different from the first specifications.
By using semiconductor devices of different types for T5 and T6 on the one hand versus for T1,T2,T3 and T4 on the other hand (i.e. devices having different specifications as shown on their data sheet), one can indeed select devices which are optimized for their respective specific switching frequency.
More preferably, the inverter module according to the invention is characterised in that each of the fifth (T5) and the sixth (T6) switching means presents an intrinsic conduction loss which is lower than an intrinsic conduction loss of each of the first (T1), the second (T2), the third (T3) and the fourth (T4) switching means.
By “intrinsic conduction loss” it must be understood the conduction loss which intrinsically derives from the semiconductor device as such (i.e. as deriving from its data sheet specifications).
Hence, conduction losses in T5 and T6 will be reduced, thereby further increasing the overall efficiency of the inverter module compared to the known ones.
These and further aspects of the invention will be explained in greater detail by way of example and with reference to the accompanying drawings in which:
The figures are not drawn to scale. Generally, identical components are denoted by the same reference numerals in the figures.
As such, this circuit topology is well known from the prior art so that it will not be described in further detail here.
Of interest here is the way the ON/OFF state of the switching means are controlled by the switch control means.
To this end,
This table shows how the ON/OFF state of each of the six switching means is set by the switch control means, depending on whether either V1, V2 or V3 are to be output to the AC output (OUT1). The two middle lines of the table moreover make a distinction between the AC output having to change between V1 and to V2 or between V2 and V3. A logical 1 in the table corresponds to an ON state of a switching means whereas a logical 0 corresponds to an OFF state of a switching means.
One can for example easily read from this table that, in order to bring the AC output substantially to the V1 level, T5 and T1 are both switched ON, whereas T2,T3,T4 and T6 are all switched OFF. To bring then the AC output substantially from the V1 level to the V2 level, T5 is kept ON, T1 is switched OFF, T2 is switched ON, whereas T3,T4 and T6 are all kept switched OFF.
The generation of positive and negative alternations at the AC output is based on the switching rules of this table.
Hence, during a full cycle period (Ta=1/Fa) of the AC voltage (Va), T5 is only switched ON and OFF once, and T6 is only switched ON and OFF once, whereas each of T1,T2,T3 and T4 are switched ON and OFF several times.
Preferably, V2=(V1−V3)/2, so that the positive and negative alternations of the AC voltage (Va) at the AC output are balanced.
On this figure, Va is shown relative to V2 (noted Va2) because the AC output is taken between OUT1 and IN2.
Waveforms are only shown over a first full cycle period (Ta=1/Fa) of Va. The subsequent cycle periods may be identical to or different from said first full cycle period, depending on whether or not Va is to be periodical.
Preferably, all cycle periods are substantially identical.
The positive alternation (when Va is higher than V2) does not necessarily have to last for the same period of time (Ta/2) as the negative alternation (when Va is lower than V2): it may cover a longer (>Ta/2) or a shorter (<Ta/2) period of time according to the desired waveform for Va.
It must also be understood that, in a practical implementation, some brief dead time may be inserted by the switch control means between the switch control signals in order that two switching means in a complementary pair (T1/T2, T3/T4, T5/T6) may both be switched ON or both be switched OFF for a small amount of time during a transition, without departing from the scope of the present invention.
In this example, T1 is switched ON and OFF three times during the positive alternation and T3 is switched ON and OFF three times during the negative alternation.
Preferably, the switch control means switches T1 and/or T3 ON and OFF at frequencies which are much higher than the desired fundamental frequency (Fa=1/Ta)) of Va at the AC output because this allows to make use of smaller filtering devices at the AC output (such as for example a smaller self L1 as shown on
The fundamental frequency (Fa) at the AC output may typically have a value comprised between 1 Hz and 1 KHz, whereas T1 and/or T3 may typically be switched ON and OFF at a frequency between 1 KHz and 500 KHz. T1 and/or T3 may for example be switched ON and OFF at 15 KHz for a fundamental AC output frequency (Fa) of 50 Hz.
Moreover, T1 and/or T3 may be switched ON and OFF according to well known PWM schemes or any other appropriate scheme.
The switching means are preferably actively controllable semiconductor devices, such as for example transistor-type or thyristor-type devices.
Preferably, the semiconductor devices chosen for T1,T2,T3 and T4 are different than the semiconductor devices chosen for T5 and T6. One may for example select to use the following combinations of semiconductor devices:
Preferably, the semiconductor devices which are used for T5 and T6 have lower intrinsic conduction losses than the intrinsic conduction losses of the devices which are used for T1,T2,T3 and T4. As is well known for the skilled person, the intrinsic conduction losses of a semiconductor device mainly depend on its forward voltage drop and on its on-state resistance, both being generally mentioned on the data sheet accompanying the device. Methods for calculating or for measuring the conduction losses of a semiconductor device are also well known.
Most preferably, T1,T2,T3 and T4 are transistor-type devices, such as IGBTs for example, whereas T5 and T6 are thyristor-type devices, such as IGCTs for example.
An AC load (Z) is connected between an output of the low-pass filter (OUT2) and the second DC input (IN2).
Hence, when such system is put into operation, the DC voltage of the batteries will for example be converted into a substantially sinusoidal AC voltage (VAC) with regard to V2 (=VN).
Such a five-level inverter comprises two three-level inverter modules (MOD-A1, MOD-A2), each of these two modules being a basic three-level module (MOD-A) designed and controlled as described hereinabove. The third DC input of the first inverter module (MOD-A1) is connected to the first DC input of the second inverter module (MOD-A2), so that the inverter presents five DC inputs for receiving respectively five DC voltages (V1 to V5) which are such that V1>V2>V3>V4>V5.
Preferably, V3=(V1+V5)/2, V2=(V1+V3)/2, and V4=(V3+V5)/2.
Moreover, two additional switching means (T13,T14) are connected in series between the first AC output (OUT-A1) of the first inverter module (MOD-A1) and the second AC output (OUT-A2) of the second inverter module (MOD-A2), the mid-point between T13 and T14 being the AC output (OUT1) of this inverter.
For generating a positive alternation at the AC output (OUT1) with regard to the third DC input (i.e. with regard to V3), T13 is switched ON, whereas T14 as well as T11,T12,T5,T6,T7 and T8 are switched OFF, and whereas T9,T10,T1,T2,T3 and T4 are switched ON and OFF according to the scheme of
For generating a negative alternation at the AC output (OUT1) with regard to the third DC input (i.e. with regard to V3), T14 is switched ON, whereas T13 as well as T9,T10, T1,T2,T3 and T4 are switched OFF, and whereas T11,T12,T5,T6,T7 and T8 are switched ON and OFF according to the scheme of
It will now also be clear for the skilled person how to build and control multilevel inverters presenting 2n+1 levels (two to the power “n” plus one) where n=1, 2, 3, 4, . . . . The present invention therefore concerns any and all of these multilevel inverters.
A schematic example of a nine-level inverter (n=3) comprising two five-level inverters (MOD-B1, MOD-B2) as described hereinabove is shown on
The present invention has been described in terms of specific embodiments, which are illustrative of the invention and not to be construed as limiting. More generally, it will be appreciated by persons skilled in the art that the present invention is not limited by what has been particularly shown and/or described hereinabove. The invention resides in each and every novel characteristic feature and each and every combination of characteristic features.
Reference numerals in the claims do not limit their protective scope.
Use of the verbs “to comprise”, “to include”, “to be composed of”, or any other variant, as well as their respective conjugations, does not exclude the presence of elements other than those stated.
Use of the article “a”, “an” or “the” preceding an element does not exclude the presence of a plurality of such elements.
Summarized, the invention may also be described as follows: a multilevel DC to AC power converter comprising three DC inputs (IN1, IN2, IN3) for receiving respectively three DC voltages (V1,V2,V3) wherein V1>V2>V3, one AC output (OUT1) for delivering an AC voltage (Va), a set of at least six switching means (T1,T2,T3,T4,T5,T6) arranged in a symmetric pyramidal fashion as shown in
Number | Date | Country | Kind |
---|---|---|---|
10158605.5 | Mar 2010 | EP | regional |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/EP2011/054829 | 3/29/2011 | WO | 00 | 12/7/2012 |
Number | Date | Country | |
---|---|---|---|
61319300 | Mar 2010 | US |