The present invention relates to a multipath switch circuit used in a solid antenna switch, a chip including the multipath switch circuit, and a communication terminal, and belongs to the field of integrated circuit technologies.
Currently, solid antenna switches have been widely applied to wireless communication front end modules or multipath antenna switch modules. In rapidly developed multimode and multiband smartphone systems, the number of modes thereof and the number of bands thereof are constantly increasing. This requires for an increasing number of paths in antenna switches, and the differential loss and linear characteristics thereof also need to be kept or even improved.
In the prior art, a structural block diagram of a typical multipath antenna switch is shown in
From the perspective of the working principle, a principle diagram of any multipath switch circuit in a multipath antenna switch is shown in
In the multipath switch circuit shown in
In the prior art, for a given process of an integrated circuit, although the differential loss of the switch can be reduced and the linear characteristics of the switch can be increased by increasing the gate width of the transistor, because of limitation of the area of a chip, that is, limitation of design costs, and because of the reason of parasitic capacitance in a circuit layout, the improvement in performance gradually approaches saturation. On the other hand, although currently a lot of semiconductor manufacturers are devoted to the development of novel processes and switch devices, the development period thereof is long and the costs are high.
With respect to the deficiencies of the prior art, the technical problem to be resolved by the present invention is to provide a multipath switch circuit, a chip, and a communication terminal, so that linear characteristics of a path switch of a solid antenna switch can be effectively improved.
According to one aspect of embodiments of the present invention, a multipath switch circuit is disposed. The multipath switch circuit is applied to a solid antenna switch, and includes: common gate switch transistor groups that are connected in series and disposed between a radio frequency signal input end and a signal output end, and the multipath switch circuit further includes: a source-drain bias resistance network disposed between a source electrode of a first switch transistor connected to the signal input end and a drain electrode of a last switch transistor connected to the signal output end.
Preferably, the source-drain bias resistance network includes: several resistors that have a number the same as that of switch transistors in the common gate switch transistor groups and that have one-to-one correspondence with the switch transistors, where the resistors are disposed between source electrodes and drain electrodes of the corresponding switch transistors in a parallel manner.
Preferably, the multipath switch circuit further includes: a gate bias resistance network disposed between a gate of each switch transistor in the common gate switch transistor groups and an external gate control end.
More preferably, the gate bias resistance network includes: several separate gate bias resistors that have a number the same as that of switch transistors in the common gate switch transistor groups and that have one-to-one correspondence with the switch transistors, where one end of each separate gate bias resistor is connected to a gate of a corresponding switch transistor, and the other end is connected to the external gate control end.
Further, that the other end of each separate gate bias resistor is connected to an external gate control end includes:
disposing a first common gate bias resistor and a second common gate bias resistor; and
dividing the several separate gate bias resistors into two groups, where in one group, the other end of the separate gate bias resistor is connected to the external gate control end by using the first common gate bias resistor, and in the other group, the other end of the separate gate bias resistor is connected to the external gate control end by using the second common gate bias resistor.
Furthermore, the common gate switch transistor group has an even number of switch resistors; and the several separate gate bias resistors are equally divided into two groups.
That the several separate gate bias resistors are equally divided into two groups is specifically:
grouping the separate gate bias resistors connected to gates of a first half of the switch transistors into one group; and
grouping the separate gate bias resistors connected to gates of a second half of the switch transistors into one group.
That the several separate gate bias resistors are equally divided into two groups is specifically:
grouping the separate gate bias resistors connected to gates of switch transistors at odd-numbered positions into one group; and
grouping the separate gate bias resistors connected to gates of switch transistors at even-numbered positions into one group.
According to another aspect of the embodiments of the present invention, the present invention further discloses a chip, including any multipath switch circuit in the foregoing embodiments.
According to still another aspect of the embodiments of the present invention, the present invention further discloses a communication terminal, including any multipath switch circuit in the foregoing embodiments or the chip in the foregoing embodiments.
Compared with the prior art, the multipath switch circuit provided in the present invention has the following advantages:
(1) based on the existing device processes and switch circuit structures, the differential loss of the multipath antenna switch can be effectively improved by using concise lines and methods, and the linear characteristics of the switch can be further improved by changing the symmetry properties of direct current bias points; and
(2) compared with the conventional design, the chip area may be not additionally occupied while the performance is improved, so that the costs are effectively controlled.
In the present invention, the linear characteristics and/or the differential loss characteristics of a switch are improved by adding a source-drain bias resistance network and/or a gate bias resistance network to common gate switch transistor groups in a multipath switch circuit in the prior art.
The following further describes the technical content of the present invention with reference to the accompanying drawings and specific embodiments.
Referring to
In the common gate switch transistor groups, a source electrode of a first switch transistor is connected to a radio frequency signal input end RFin of a switch path by using a DC blocking capacitor, and a drain electrode of a last switch transistor is connected to a radio frequency signal output end RFout of the switch path by using a DC blocking capacitor. Drain electrodes and source electrodes of other adjacent switch transistors in the common gate switch transistor groups are sequentially connected in series.
The source-drain bias resistance network 101 is disposed between the source electrode of the first switch transistor and the drain electrode of the last switch transistor. In Embodiment 1 of the present invention, the source-drain bias resistance network 101 includes high-impedance resistors Rds that are connected in parallel between the source electrode of the first switch transistor and the drain electrode of the last switch transistor.
The gate bias resistance network 102 is disposed between a gate of each switch transistor in the common gate switch transistor groups and an external gate control end. In Embodiment 1 of the present invention, the gate bias resistance network 102 includes: several separate gate bias resistors Rg_1, Rg_2, . . . , Rg_m that have a number the same as that of switch transistors in the common gate switch transistor groups and that have one-to-one correspondence with the switch transistors. One end of each separate gate bias resistor is connected to a gate of a corresponding switch transistor, and the other end is connected to the external gate electrode control end. That is, as shown in
In view of this, in Embodiment 1 of the present invention, when each switch transistor is connected, although there is parasitic capacitance between a source electrode and a gate and between a drain electrode and the gate of each switch transistor, the differential loss characteristics of the switch are effectively improved because the gate bias resistance network 102 is disposed. On the other hand, when each switch transistor is disconnected, a channel between the source electrode and the drain electrode thereof is closed. Although parasitic capacitance also exists between the source electrode and the drain electrode, the symmetry of direct current bias points of the source electrode and the drain electrode of the switch transistor is kept because the source-drain bias resistance network 101 is disposed, so that the linear characteristics thereof are improved.
Referring to
The source-drain bias resistance network 101 includes: several resistors (Rds_1, Rds_2, . . . , Rds_m) that have a number the same as that of switch transistors in the common gate switch transistor groups and that have one-to-one correspondence with the switch transistors, where the resistors are disposed between source electrodes and drain electrodes of the corresponding switch transistors in a parallel manner and are sequentially connected in series.
The gate bias resistance network 102 includes: several separate gate bias resistors Rg_1, Rg_2, . . . , Rg_m that have a number the same as that of switch transistors in the common gate switch transistor groups and that have one-to-one correspondence with the switch transistors. One end of each separate gate bias resistor is connected to a gate of a corresponding switch transistor, and the other end is connected to a common gate bias resistor Rgc. That is, as shown in
Obviously, in Embodiment 2 of the present invention, resistors with a quantity the same as that of switch transistors connected in series exist in the source-drain bias resistance network 101, and each resistor is connected in parallel to each switch transistor. In this case, the resistances of the resistors (Rds_1, Rds_2, . . . , Rds_m) can be obviously less than the resistances of the resistors (Rds) in Embodiment 1. Therefore, compared with Embodiment 1, a source-drain voltage of each switch transistor recovers more rapidly when the switch switches from connection to disconnection, so that the objective of rapidly recovering the symmetry of direct current bias points can be achieved. On the other hand, because when the switch is connected, separate gate bias resistors of all the switch transistors are equivalent to a shunt resistor, in Embodiment 2 of the present invention, the external resistance can be improved by connecting, in series, a common gate bias resistor Rgc to the shunt resistor, thereby improving the efficiency of gate equivalent alternating current impedance.
Referring to
The gate bias resistance network 102 includes: several separate gate bias resistors Rg_1, . . . , Rg_m, Rg_m+1, . . . , Rg_2m that have a number the same as that (2m) of switch transistors in the common gate switch transistor groups and that have one-to-one correspondence with the switch transistors, and a first common gate bias resistor Rgc_1 and a second common gate bias resistor Rgc_2. One end of each separate gate bias resistor is connected to a gate of a corresponding switch transistor, and the several separate gate bias resistors are divided into two groups: the separate gate bias resistors (Rg_1, . . . , Rg_m) connected to gates of a first half of the switch transistors are grouped into one group; and the separate gate bias resistors (Rg_m+1, . . . , Rg_2m) connected to gates of a second half of the switch transistors are grouped into one group; in addition, the other end of each of the two groups of separate gate bias resistors is separately connected to one end of the first common gate bias resistor Rgc_1 and one end of the second common gate bias resistor Rgc_2, and the other end of the first common gate bias resistor Rgc_1 and the other end of the second common gate bias resistor Rgc_2 are connected to the external gate control end.
In Embodiment 3 of the present invention, the efficiency of gate equivalent alternating current impedance can be further improved by improving the structural arrangement of the gate bias resistance network, and the linear characteristics of the switch can be further improved by changing the symmetry of direct current bias points.
Referring to
The gate bias resistance network 102 includes: several separate gate bias resistors Rg_1, Rg_2, Rg_2m−1, . . . , Rg_2m that have a number the same as that (2m) of switch transistors in the common gate switch transistor groups and that have one-to-one correspondence with the switch transistors, and a first common gate bias resistor Rgc_1 and a second common gate bias resistor Rgc_2. One end of each separate gate bias resistor is connected to a gate of a corresponding switch transistor, and the several separate gate bias resistors are divided into two groups: the separate gate bias resistors (Rg_1, . . . , Rg_2m−1) connected to gates of switch transistors at odd-numbered positions are grouped into one group; and the separate gate bias resistors (Rg_2, . . . , Rg_2m) connected to gates of switch transistors at even-numbered positions are grouped into one group; in addition, the other end of each of the two groups of separate gate bias resistors is separately connected to one end of the first common gate bias resistor Rgc_1 and one end of the second common gate bias resistor Rgc_2, and the other end of the first common gate bias resistor Rgc_1 and the other end of the second common gate bias resistor Rgc_2 are connected to the external gate control end.
In view of this, in Embodiment 4 of the present invention, similar to Embodiment 3 of the present invention, the efficiency of gate equivalent alternating current impedance can be further improved by improving the structural arrangement of the gate bias resistance network, and the linear characteristics of the switch can be further improved by changing the symmetry of direct current bias points.
In addition, the following points may further be supplemented to the foregoing embodiments:
(1) in the foregoing Embodiment 3 and Embodiment 4, two preferable implementations of a gate bias resistance network are actually provided; in other embodiments, several separate gate bias resistors may also be grouped in other manners. However, preferably, the several separate gate bias resistors are equally divided into two groups. The manner of equal division is not limited to all the embodiments mentioned above;
(2) because the symmetry of an integrated circuit layout has an inhibiting effect for generation of harmonics, preferably, there is usually an even number of switch transistors in common gate switch transistor groups that are connected in series; and
(3) in other embodiments, the source-drain bias resistance network and the gate bias resistance network that are listed above may be randomly selected for use in combination or may be alternatively used according to actual situations without being limited to the combination of the foregoing embodiments.
Therefore, the multipath switch circuit provided in the embodiments of the present invention has the following advantages:
(1) based on the existing device processes and switch circuit structures, the differential loss of the multipath antenna switch can be effectively improved by using concise lines and methods, and the linear characteristics of the switch can be further improved by changing the symmetry properties of direct current bias points; and
(2) compared with the conventional design, the chip area may be not additionally occupied while the performance is improved, so that the costs are effectively controlled.
The present invention further provides a chip, including any multipath switch circuit in the foregoing embodiments.
The present invention further provides a communication terminal, including any multipath switch circuit in the foregoing embodiments or the chip in the foregoing embodiments.
The foregoing describes, in detail, the multipath switch circuit, the chip, and the communication terminal that are provided in the present invention. For a person of ordinary skill in the art, any obvious modification made to the present invention without departing from the essential spirit of the present invention constitutes infringement on the patent right of the present invention, and corresponding legal liabilities shall be born.
Number | Date | Country | Kind |
---|---|---|---|
201510870142.8 | Dec 2015 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2016/108173 | 11/30/2016 | WO | 00 |