| “1 Gb/s Current-Mode Bidirectional I/O Buffer” Sim et al, Symposium on VLSI Circuits Digest of Technical Papers, IEEE, 1997, p121-122. |
| “Current Mode Techniques for High Speed VLSI Circuits with Applications to Current Sense Amplifier for CMOS SRAMs” Seevinck et al, IEEE Journal of Solid State Circuits, vol. 26, No. 4, Apr. 1991, p525-535. |
| “A 1.6Gb/s Data Rate 1Gb Synchronous DRAM with Hierarchical Square Shaped Memory Block and Distributed Bank Architecture”, Nitta et al, Proceedings of the International Solid State Circuits Conference, SP 23.5, p302 1996. |
| “A 3.3V 128mb Mutilevel NAND Flash Memory for Mass Storage Application” Jung et al, Proceedings International Solid States CIrcuit Conf. 1996 paper TP2.1. |
| “A 9.8mm2 3.3V 64mb Flash Memory with FN-NOR Type 4 level Cell” Ohkawa et al, Proceedings International Solid States Circuits Conference, 1996, paper TIP 2.3. |
| “A 3.4 mbyte/sec Programming 3-Level NAND Flash Memory Saving 40% Die Size Per Bit” Tanaka et al, Symposium of VLSI Circuits, Digest of Technical Papers 1997, p 65-66. |