Claims
- 1. A disk controller for a computer system comprising:
- a first bus;
- a host interface coupled to said first bus for providing an interface between said first bus and a host bus, wherein said host interface is configured to generate a first cycle type signal indicative of a type of transfer and a resource and direction for the transfer to be initiated on said first bus by said host interface;
- a data queue coupled to said first bus and configured to operate as a slave with respect to a predetermined cycle effectuated by said first bus, wherein said data queue is further configured to generate a first status signal indicative of whether said data queue contains data to be transferred in a pending transaction; and
- a bus arbiter for controlling ownership of said first bus among a plurality of bus masters including said host interface, wherein said bus arbiter is coupled to receive said first status signal and said first cycle type signal and is configured to grant ownership of said first bus to said host interface depending upon said first cycle type signal and said first status signal.
- 2. The disk controller as recited in claim 1 wherein said bus arbiter is configured to deny ownership of said first bus to said host interface if said first cycle type signal indicates that a transfer is pending that involves said data queue and if said first status signal indicates that the data queue is unavailable to participate in said transfer.
- 3. The computer system as recited in claim 1 wherein said host interface is configured to assert a bus request signal for requesting ownership of said first bus concurrently with generating said first cycle type signal.
- 4. The computer system as recited in claim 1 wherein said bus arbiter is configured such that arbitration of said first bus is based upon an availability of said data queue and upon said first cycle type signal.
- 5. A host-to-local bus interface for a computer system comprising:
- a host interface coupled to a first bus for providing an interface between said first bus and a host bus, wherein said host interface is configured to generate a first cycle type signal indicative of a type of transfer and a resource and direction for the transfer to be initiated on said first bus by said host interface;
- a local interface coupled to a second bus for providing an interface between said second bus and a local bus, wherein said local interface is configured to generate a second cycle type signal indicative of a type of transfer and a resource and direction for the transfer to be initiated on said second bus by said local interface;
- a data queue coupled to said first bus and to said second bus and configured to buffer data being transferred between said first bus and said second bus, wherein said data queue is further configured to generate a first status signal indicative of whether said data queue contains data to be transferred in a pending transaction; and
- a bus arbiter for controlling ownership of said first bus among a plurality of bus masters including said host interface and for controlling ownership of said second bus, wherein said bus arbiter is coupled to receive said first status signal, said first cycle type signal, and said second cycle type signal, and wherein said bus arbiter is configured to grant ownership of said first bus to said host interface depending upon said first cycle type signal and said first status signal, and wherein said bus arbiter is configured to grant ownership of said second bus to said local interface depending upon said second cycle type signal and said first status signal.
- 6. The computer system as recited in claim 5 wherein said bus arbiter is configured to deny ownership of said first bus to said host interface if said first cycle type signal indicates that a transfer is pending that involves said data queue and if said first status signal indicates that the data queue is unavailable to participate in said transfer.
- 7. The computer system as recited in claim 5 wherein said host interface is configured to assert a bus request signal for requesting ownership of said first bus concurrently with generating said first cycle type signal.
- 8. The computer system as recited in claim 5 wherein said bus arbiter is configured such that arbitration of said first bus is based upon an availability of said data queue and upon said first cycle type signal.
Parent Case Info
This is a Division of application Ser. No. 08/570,426 filed Dec. 11, 1995, now abandoned.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
570426 |
Dec 1995 |
|