Claims
- 1. An amplifier control circuit comprising:a control circuit configured to pulse width modulate an input signal; a driver circuit configured to receive an output of the control circuit and to control switching transistors; a clock generator configured to generate a clock signal, wherein the clock signal enables operations in the control circuit; an enable circuit configured to generate an enable signal at power up, wherein the enable signal enables the clock generator; and a delay circuit configured to delay the enable signal to the driver circuit so that the driver circuit is enabled after the control circuit is enabled.
- 2. The circuit of claim 1, wherein the enable circuit generates a disable signal at power down, and the disable signal is provided to the driver circuit prior to the control circuit.
- 3. A method of amplifying an audio input signal, the method comprising:generating a clock signal; generating an enable signal to start the generation of the clock signal at power up; enabling a control circuit which pulse width modulates the audio input signal using the clock signal; and delaying the enable signal to a driver circuit coupled to the output of the control circuit so that the driver circuit is enabled after the control circuit is enabled, wherein the driver circuit drives switching transistors to produce an amplified version of the audio input signal.
- 4. The method of claim 3 further comprising:generating a disable signal at power down; and providing the disable signal to the control circuit after the driver circuit.
- 5. An audio amplifier comprising:a clock oscillator circuit; a sawtooth signal generator coupled to an output of the clock oscillator circuit; a comparator which compares an input audio signal with an output of the sawtooth signal generator; a flip-flop which receives an output of the comparator and the output of the clock oscillator circuit; a driving network which receives an output of the flip-flop; an enable circuit which produces an enable signal at power up, wherein the enable signal starts the clock oscillator circuit; and a delay circuit which delays the enable signal to the driving network so that the driving network is enabled after a delay period.
- 6. The audio amplifier of claim 5, wherein the clock oscillator circuit oscillates at a predetermined frequency which is an order of magnitude greater than a highest frequency of the input audio signal.
- 7. The audio amplifier of claim 5, wherein the comparator pulse width modulates the input audio signal.
- 8. The audio amplifier of claim 5, wherein the output of the clock oscillator circuit periodically resets the flip-flop.
- 9. The audio amplifier of claim 5, wherein the driving network provides complementary switching to at least one pair of transistors.
- 10. The audio amplifier of claim 5, wherein the enable circuit produces a disable signal at power down, and wherein the disable signal is provided to the driver network prior to the clock oscillator circuit.
Parent Case Info
This application is a divisional of U.S. Pat. application No. 08/899,445, filed on Jul, 23, 1997, now U.S. Pat. No. 5,982,231.
US Referenced Citations (16)
Non-Patent Literature Citations (3)
Entry |
Copy of International Search Report dated Oct. 26, 1998 from related pending PCT Application No. PCT/US98/14274. |
Harris Corporation, APP Note Harris Intelligent Power, Class-D Audio II Evaluation Board (HIP4080AEVAL2), No. AN9525.2, Mar. 1996. |
Harris Corporation, APP Note Harris Intelligent Power, HIP4080A, 80V High Frequency H-Bridge Driver, No. AN9404.1, Mar. 1995. |