1. Technical Field
Low noise amplification and low noise amplifiers with controllable gain are disclosed.
2. Description of the Related Art
In different types of radar, sonar and ultrasound systems a variable gain amplifier is employed for signal compensation. In all these systems a pulse is emitted from some type of transducer. Echoes from objects are detected by the transducer and the distance to the object is calculated as the pulse speed in the medium times the time from pulse emission to detection. However, as the pulse travels in the medium, the pulse is attenuated. Hence, the echo strength will be lower for echoes arriving a long time after pulse emission compared to echoes arriving early.
A variable gain amplifier (VGA) is used to compensate for this effect. It is controlled such that amplification is increased with time with the same amount as the signal is attenuated. In this way the relative signal power at the output of the VGA can be kept constant.
Previously, the VGA functionality is most commonly implemented with two different approaches. The most common approach is to amplify the signal initially. A variable attenuator is following the first amplification stage resulting in a variable gain function. A better solution can be implemented using current domain techniques.
The operation of the circuitry is as follows. The input current IIN is mirrored by transistors M2 to M6. The size of each transistor is designed relative to M1 by the scaling factors M=xn such that the current in each of the transistors M2 to M6 are xn times the current in M1, where xn is the scaling factor given for a transistor. Output currents from transistor M2 to M6 are summed into a load resistor RL, and the current gain is defined as the current flowing through RL divided by IN. The current from transistors M2 to M5 are connected through differential pairs, 102, which based on the control voltage VGAIN, either steers the current through the load resistor or directly to the supply rail. V1 to V4 are threshold voltages used to determine when each differential pair is switched on. Typically, V1 to V4 would be at different voltages with a few hundred millivolt between each tap. The operation of each differential pair, 102, will depend on whether each differential pair is source degenerated or not. The size of the resistors at the emitter of the differential pairs will determine the voltage range of VGAIN required to turn the differential pair, 102 completely on or off.
Assuming that a given input current is applied to M1 and that VGAIN is set to zero. Also assuming that V1 to V4 are located at increasing voltage potential with V1 at a few hundred millivolt. In this design, all current from M2 through M5 will be steered directly to the supply voltage. The current through M1 will be mirrored by M6 and will be flowing through RL resulting in a current gain of one (1) assuming ideal transistors with the scaling factor shown in the figure. If a dynamic signal is applied to IIN, the signal current will be amplified with unity gain.
If VGAIN is increased, part of the M2 current will start flowing in the load resistor RL, gradually increasing the current gain. As the differential pair above M2 is fully switched on, the increased current gain will be set by the sum of the scaling factors of M6 and M2, which in the case shown in
The implementation in
As an improvement to currently available VGAs, an improved VGA is disclosed which comprises: an input voltage connector; a number of voltage to current converter circuits generating signal currents; a gain adjustment connector adapted to a current steering mechanism; current mirrors connected to each of the voltage to current converters copying the signal currents; and a steering mechanism adapted to steer the copied currents to a load resistor or to another appropriate location based on the signal present at the gain adjustment connector.
In a refinement, a current instead of a voltage can be presented at the output.
Other advantages and features will be apparent from the following detailed description when read in conjunction with the attached drawings.
For a more complete understanding of the disclosed methods and apparatuses, reference should be made to the embodiment illustrated in greater detail on the accompanying drawings, wherein:
It should be understood that the drawings are not necessarily to scale and that the disclosed embodiments are sometimes illustrated diagrammatically and in partial views. In certain instances, details which are not necessary for an understanding of the disclosed methods and apparatuses or which render other details difficult to perceive may have been omitted. It should be understood, of course, that this disclosure is not limited to the particular embodiments illustrated herein.
A significant disadvantage of the prior art solutions of the VGA is the requirement to high dynamic range in the input voltage to current converter. At high gains, the input voltage is low, typically in the millivolt range. For low noise operation in this range, the input referred noise voltage of the voltage to current converter must be small. This is obtained by using a small value of RI. At low gains, the input voltage is typically much larger. In this case a high input voltage is applied across a small input resistor. This results in high signal currents, and in addition, the bias currents must be set significantly higher than the signal current for optimum operation of the input transistors M1 and M2. The high signal currents at high input voltages result in a tradeoff between noise, input signal swing and power dissipation, which is a significant limitation of prior art VGA implementations.
The principle of operation disclosed herein is based on a technique for current domain gain adjustment without the problems of high signal currents at high input signal swing.
The major improvement disclosed herein is obtained by using multiple voltage to current converters in front of a current domain VGA.
The operation of the circuit is as follows. The input signal is applied to a number of voltage to current converters, 1, 2 and 3. The total number of converters can be set arbitrarily such that there could exist zero or several voltage to current converters between 2 and 3. For the rest of the explanation, it is assumed that the total number of stages is three as shown in the
To obtain an efficient variable gain function, the input resistor, RI, must be scaled between the voltage to current converters. For a linear-in-dB gain curve the input resistors should be multiplied by two for each stage. Assume that RI1=2R, RI2=2R and RI3=R. The result is that the voltage gain is different calculated from the input of each voltage to current converter to the output. The voltage gain from each voltage to current converter separately becomes proportional to RL/RI. With the resistor values above the gain for voltage to current converter 3 is twice the gain of voltage to current converter 2 and 1.
Assume that a full scale input voltage is applied and that VGAIN is set to zero. Also assume that V1 to V4 are located at increasing voltage potential with V1 at a few hundred millivolt. The current from transistors M2 and M3 will be conducted directly to the supply rail, and the total gain is proportional to RL/RI1. With a full scale input voltage, the output voltage will also be at full scale, and clipping would occur if the voltage was increased. Assume that the input voltage starts decreasing, and that it is desired to keep the output close to full scale. This can be obtained by increasing VGAIN. Assume the situation where the differential pair, 20, is conducting all current through the load resistor and the differential pair, 30, is conducting all current to the supply rail. In this situation the total gain from the input to the output will be two times the gain with VGAIN set to zero because the signal current is twice as high. When VGAIN is increased further, the contribution from voltage to current converter 3 will be present in the output. As the input resistor, RI3, is half the size of RI1 and RI2, the gain contribution from voltage to current converter 3 is equal to the sum of 1 and 2. Hence the gain will be multiplied once more by two when voltage to current converter 3 is activated, which is advantageous.
At increasing gain the input voltage has to be reduced in order to prevent saturation of the output stage. With a low input signal swing, the requirement to input referred noise is highest to maintain a nearly constant signal-to-noise ratio over the gain range. However, at max gain, the input stage with the lowest RI is activated, resulting in low input referred noise.
As the gain is reduced, the swing will increase. However, the voltage to current converters with low RI will also be disconnected from the output. Hence, it is allowable that the voltage to current converters with low RI saturate when the input voltage is high. The result is that a high signal voltage never is applied across the input resistors, RI, with low value. In a traditional approach, the bias current, Ib, must be dimensioned for a low RI to obtain low noise, and a high signal swing for the low gain, high swing condition. In disclosed VGA, the bias current can be significantly reduced since the input voltage, and hence the signal current, is limited when the voltage to current converters with low RI are activated. For high voltage swing the bias currents can be limited since the RI is high in the voltage to current converters activated in this condition.
The disclosed VGA therefore allows the designer to optimize the RI, bias current and noise for low and high input voltage swings independently. This results in significantly more power efficiency and a low noise design.
Even more design optimization is possible by allowing a different mirror gain between each voltage to current converter and the corresponding differential pair at the output.
In some instances a common mode feedback loop can be advantageous. When using the connection shown in
A very efficient implementation of this bias current adjustment is to measure the output common mode voltage ((VOUT(positive)+VOUT(inverting))/2), and control the Ib current, or another appropriate bias current, to keep the output common mode voltage constant.
While only certain embodiments have been set forth, alternatives and modifications will be apparent from the above description to those skilled in the art. These and other alternatives are considered equivalents and within the spirit and scope of this disclosure and the appended claims.
This application is a U.S. National Stage filing under 35 U.S.C. §371 of International Patent Application No. PCT/IB2009/005559 filed on May 11, 2009, which claims priority to U.S. Provisional Application Ser. No. 61/054,331 filed on May 19, 2008.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB2009/005559 | 5/11/2009 | WO | 00 | 6/10/2010 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2009/141696 | 11/26/2009 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
3916333 | Zuk | Oct 1975 | A |
6278321 | Franck | Aug 2001 | B1 |
6356152 | Jezdic et al. | Mar 2002 | B1 |
6369658 | Nilson | Apr 2002 | B1 |
6566951 | Merrigan et al. | May 2003 | B1 |
6583667 | Dasgupta et al. | Jun 2003 | B1 |
6734736 | Gharpurey | May 2004 | B2 |
7202738 | Huijsing et al. | Apr 2007 | B1 |
7688144 | Lee | Mar 2010 | B2 |
20030122622 | Gharpurey | Jul 2003 | A1 |
20040027200 | Ashby et al. | Feb 2004 | A1 |
20040174199 | Simon | Sep 2004 | A1 |
20040203553 | Toyota et al. | Oct 2004 | A1 |
20070096814 | Chiu | May 2007 | A1 |
Number | Date | Country |
---|---|---|
1 686686 | Aug 2006 | EP |
2 687 865 | Aug 1993 | FR |
2 756 436 | May 1998 | FR |
2 137 039 | Sep 1984 | GB |
Entry |
---|
Sang-Sao Lee, et al.: “A BiCMOS Continuous-Time Filter for Video Signal Processing Applications” IEEE Journal of Solid-State Circuits, IEEE Service Center, Piscataway, NJ, US, vol. 33, No. 9; Sep. 1, 1998, XP011060805ISSN: 0018-9200; figures 11, 18. |
Number | Date | Country | |
---|---|---|---|
20100277241 A1 | Nov 2010 | US |
Number | Date | Country | |
---|---|---|---|
61054331 | May 2008 | US |