Claims
- 1. A bipolar transistor comprising:
- a substrate:
- a subcollector layer disposed on said substrate;
- a first collector layer disposed on said subcollector layer, said first collector layer being relatively thick and having a dopant concentration of <1.times.10.sup.16 atoms/cm.sup.3 ;
- a second collector layer disposed on said first collector layer, said second collector layer being relatively thin and highly doped, said second collector layer having a graded semiconductor composition;
- a base layer disposed on said second collector layer, wherein said first collector layer has a wider energy bandgap than said base layer; and
- an emitter layer disposed on said base layer.
- 2. The transistor of claim 1 wherein said second collector layer is of a thickness to prevent a majority of carriers traversing said second collector layer from acquiring an energy level greater than the energy required for impact ionization in said second collector layer.
- 3. The transistor of claim 1 wherein said second collector layer is fully depleted at a base-collector bias voltage between zero and BV.sub.ceo.
- 4. The transistor of claim 1 wherein said second collector layer has a dopant concentration of >1.times.10.sup.17 atoms/cm.sup.3.
- 5. The transistor of claim 1 wherein said substrate, said subcollector, said base and said emitter layers are GaAs, said first collector layer is Al.sub.x Ga.sub.1-x As, and said second collector layer is Al.sub.x Ga.sub.1-x As.
- 6. The transistor of claim 1 wherein said emitter layer is made of semiconductor material having a wider energy bandgap than said base layer.
- 7. A bipolar transistor comprising:
- a substrate;
- a subcollector layer disposed over said substrate;
- a first collector layer formed of a first semiconductor material disposed over said subcollector layer, said first collector layer being relatively thick and having a dopant concentration of <1.times.10.sup.16 atoms/cm.sup.3 ;
- a second collector layer formed of a second semiconductor material disposed over said first collector layer, said second collector layer being relatively thin and highly doped;
- a base layer formed of a third semiconductor material disposed over said second collector layer; and
- an emitter layer disposed over said base layer, wherein the bandgap of said first semiconductor material is wider than that of said third semiconductor material.
- 8. The transistor of claim 7 wherein said second collector layer is fully depleted at a base-collector bias voltage between zero and BV.sub.ce0.
- 9. The transistor of claim 7 wherein said second collector layer has a dopant concentration of >1.times.10.sup.17 atoms/cm.sup.3.
- 10. The transistor of claim 7 wherein said first semiconductor material is AlAs, said second semiconductor material is graded from AlAs at a first surface to GaAs at a second surface, and said third semiconductor material is GaAs.
- 11. A bipolar transistor comprising:
- a substrate:
- a subcollector layer disposed on said substrate;
- a first collector layer disposed on said subcollector layer, said first collector layer being relatively thick and having a dopant concentration of <1.times.10.sup.16 atoms/cm.sup.3 ;
- a second collector layer disposed on said first collector layer, said second collector layer being relatively thin and highly doped;
- a base layer disposed on said second collector layer, wherein said first collector layer has a wider energy bandgap than said base layer; and
- an emitter layer disposed on said base layer.
- 12. The transistor of claim 11 wherein said second collector layer has a graded semiconductor composition in order to prevent the formation of a heterojunction between said first collector layer and said base layer.
- 13. The transistor of claim 11 wherein said second collector layer is of a thickness to prevent a majority of carriers traversing said second collector layer from acquiring an energy level greater than the energy required for impact ionization in said second collector layer.
- 14. The transistor of claim 11 wherein said second collector layer is fully depleted at a base-collector bias voltage between zero and BV.sub.ce0.
- 15. The transistor of claim 11 wherein said second collector layer has a dopant concentration of >1.times.10.sup.17 atoms/cm.sup.3.
- 16. The transistor of claim 11 wherein said substrate, said subcollector, said base and said emitter layers are GaAs, said first collector layer is Al.sub.x Ga.sub.1-x As.
- 17. The transistor of claim 11 wherein said emitter layer is made of semiconductor material having a wider energy bandgap than said base layer.
- 18. A bipolar transistor comprising:
- a substrate;
- a subcollector layer disposed over said substrate;
- a first collector layer formed of AlAs disposed over said subcollector layer, said first collector layer being relatively thick and having a dopant concentration of <1.times.10.sup.16 atoms/cm.sup.3 ;
- a second collector layer disposed over said first collector layer, said second collector layer being formed of a semiconductor material which is graded from AlAs at a first surface to GaAs at a second surface, said second collector layer being relatively thin and highly doped;
- a base layer formed of GaAs disposed over said second collector layer; and
- an emitter layer disposed over said base layer.
- 19. The transistor of claim 18 wherein said second collector layer is fully depleted at a base-collector bias voltage between zero and BV.sub.ce0.
- 20. The transistor of claim 18 wherein said second collector layer has a dopant concentration of >1.times.10.sup.17 atoms/cm.sup.3.
- 21. A bipolar transistor comprising:
- a substrate;
- a subcollector layer disposed over said substrate;
- a first collector layer formed of AlAs disposed over said subcollector layer, said first collector layer being relatively thick and low doped or non-intentionally doped;
- a second collector layer disposed over said first collector layer, said second collector layer being formed of a semiconductor material which is graded from AlAs at a first surface to GaAs at a second surface, said second collector layer being relatively thin and having a dopant concentration of >1.times.10.sup.17 atoms/cm.sup.3 ;
- a base layer formed of GaAs disposed over said second collector layer; and
- an emitter layer disposed over said base layer.
- 22. The transistor of claim 21 wherein said second collector layer is fully depleted at a base-collector bias voltage between zero and BV.sub.ce0.
- 23. The transistor of claim 21 wherein said first collector layer has a dopant concentration of <1.times.10.sup.16 atoms/cm.sup.3.
Parent Case Info
This is a division of application Ser. No. 07/723,111, filed Jun. 28, 1991, now U.S. Pat. No. 5,270,223. The following coassigned patent application is incorporated herein by reference: U.S. patent application Ser. No. 07/722,984, "Multiple Layer Collector Structure for Bipolar Transistors," filed Jun. 28, 1991, now U.S. Pat. No. 5,171,697.
US Referenced Citations (5)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 278 386 |
Aug 1988 |
EPX |
0 297 886 |
Jan 1989 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
723111 |
Jun 1991 |
|