Raghaven, G., et al., “A bandpass ΣΔ Modulator with 92sB SNR and Center Frequency Continuously Programmable from 0-70 Mhz”, 1997 IEEE International Solid State Circuits Conference, Section FP 13.4. |
Hairapetian, A., “An 81 MHz IF Receiver in CMOS”, IEEE Journal of Solid State Circuits, vol. 21, No. 12, Dec. 1996. |
Candy, J.C., et al., “Oversampling Methods for Data Conversion”, IEEE Pacific Rim Conference on Communications, Computers, and Signal Processing, May 9-10, 1991, pp. 498-502, 910-913. |
ADC and DAC, Chapter 3, The Scientist and Engineer's Guide to Digital Signal Processing, pp. 35-66. |
Analog Devices, ADC-system on the ADMC300, Configuration and utilizing the Sigma Delta system, Application note: AN300-5, pp. 1-10. |
Kester, W., et al., High Resolution Signal Conditioning ADC's, Section 3. |
Black, B., “Analog to Digital Converter Architectures and Choices for System Design”, Analog Dialogue 33-8, (© Analog Devices), pp. 1-4. |
Wang, X. et al., cascaded Parallel Oversampling Sigma-Delta Modulators, IEEE Transactions on Circuits and Systems-II: Analog and Digital Signal Processing, IEEE, vol. 47 No. 47, Feb. 2000, pp. 156-161.* |
Jensen, H. et al., A robust Parallel Delta-Sigma A/D Converter Architecture, IEEE, 1995 IEEE Symposium on Circuits and Systems, 1995, pp. 1340-1343.* |
Lyden, C. et al., A Parallel Sigma-Delta Modulator, IEEE, Third Int. Conf. on Advanced A/D and D/A Conversion Techniques and Their Applications, Jul. 1999, pp. 42-45, (Conf. Publ. No. 466).* |
Faraq, E. et al. A Novel Architecture for a Switched-Capacitor Bandpass Sigma-Delta Modulator, IEEE 1997Proceedings of 40th Midwest Symposium on Circuits and Systems, Conf. Date Aug. 1997, pp. 9-12.* |
Yiu, W. et al., A Bandpass Sigma-Delta for Software Low-Power and Low-Voltage Radio by Using PATH Technique, IEEE Proceedings Ninth Great Lakes Symposium on VLSI, Mar. 4-6, 1999, pp. 198-201. |