Multiple phase pulse power in a network communications system

Information

  • Patent Grant
  • 12126456
  • Patent Number
    12,126,456
  • Date Filed
    Thursday, December 23, 2021
    3 years ago
  • Date Issued
    Tuesday, October 22, 2024
    2 months ago
Abstract
In one embodiment, an apparatus comprises an input power interface for receiving input power, a power control system for transmitting DC (Direct Current) pulse power on multiple phases over a cable to a plurality of powered devices and verifying cable operation during an off-time of pulses in the DC pulse power, and a cable interface for delivery of the DC pulse power on the multiple phases and data over the cable to the powered devices. A method for transmitting multiple phase pulse power is also disclosed herein.
Description
TECHNICAL FIELD

The present disclosure relates generally to communications networks, and more particularly, to delivery of pulse power in a communications network.


BACKGROUND

In network communications systems such as 5G cellular build-outs and connected buildings with multiple non-centralized routers on each floor, AC grid power is not always available, may not be cost effective to build out at the start or practical in some locations (e.g. wireless base stations), and in many cases cost prohibitive. Conventional PoE (Power over Ethernet) over communications cabling is limited to about 90W (watts) based on IEEE 802.3bt and does not provide enough power for higher power communications systems.





BRIEF DESCRIPTION OF THE FIGURES


FIG. 1A is a block diagram illustrating an example of a multi-node 3-phase pulse power system, in accordance with one embodiment.



FIG. 1B is a block diagram illustrating an example of a multi-node 2-phase pulse power system, in accordance with one embodiment.



FIG. 2A illustrates an example of 3-phase pulse power voltage and current for the system shown in FIG. 1A with constant power loading from endpoint nodes.



FIG. 2B illustrates an example of 2-phase pulse power voltage and current for the system shown in FIG. 1B with constant power loading from endpoint nodes.



FIG. 3 illustrates an example of a circuit with a 2-phase, 2-pair cable for delivery of multi-phase pulse power, in accordance with one embodiment.



FIG. 4A illustrates a pulse current with phase shifted pulse duty cycle and discontinuous current for the circuit shown in FIG. 3.



FIG. 4B illustrates a pulse current with phase shifted pulse duty cycle and continuous current for the circuit shown in FIG. 3.



FIG. 5 illustrates an example of a circuit with a 2-phase, 3-wire cable for delivery of multi-phase pulse power, in accordance with one embodiment.



FIG. 6A illustrates a pulse current with phase shifted duty cycle and discontinuous current for the circuit shown in FIG. 5.



FIG. 6B illustrates pulse voltage and current with phase shifted duty cycle and continuous current for the circuit shown in FIG. 5.



FIG. 7A illustrates an example of a circuit with a 3-phase, 3-pair cable for delivery of multi-phase pulse power, in accordance with one embodiment.



FIG. 7B illustrates pulse voltage and current with a 67% load duty cycle and continuous current for the circuit shown in FIG. 7A.



FIG. 8A illustrates an example of a circuit with a 4-phase, 4-pair cable for delivery of multi-phase pulse power, in accordance with one embodiment.



FIG. 8B illustrates pulse voltage and current with 75% duty cycle and continuous current for the circuit shown in FIG. 8A.



FIG. 9 is a block diagram illustrating a cable with optical fibers and two twisted wire pairs for delivery of data and multi-phase pulse power, in accordance with one embodiment.



FIG. 10 illustrates details of one of the twisted pairs shown in FIG. 9, in accordance with one embodiment.



FIG. 11 illustrates an example of multi-phase pulse power and data distribution to a plurality of powered devices, in accordance with one embodiment.



FIG. 12 is a flowchart illustrating an overview of a process for delivering multi-phase pulse power, in accordance with one embodiment.



FIG. 13 is a block diagram depicting an example of a network device useful in implementing embodiments described herein.





Corresponding reference characters indicate corresponding parts throughout the several views of the drawings.


DESCRIPTION OF EXAMPLE EMBODIMENTS
Overview

In one embodiment, an apparatus generally comprises an input power interface for receiving input power, a power control system for transmitting DC (Direct Current) pulse power on multiple phases over a cable to a plurality of powered devices and verifying cable operation during an off-time of pulses in the DC pulse power, and a cable interface for delivery of the DC pulse power on the multiple phases and data over the cable to the powered devices.


In one or more embodiments the cable comprises at least two wire pairs operating out of phase at 50% or greater duty cycle. In another embodiment, the cable comprises at least three wires for at least three phase operation and wherein continuous power is delivered to the powered devices upon loss of one of the phases. In one embodiment, each of the three wires comprises a wire pair.


In one or more embodiments, the cable further comprises a communications transmission media for bidirectional communication between the apparatus and the powered devices. In one embodiment, the communications transmission media comprises optical fibers.


In one or more embodiments, the data is transmitted over pulse power wires and provides synchronization with the powered devices.


In one or more embodiments, the power control system is operable to perform cable sensing to identify faults on the cable.


In one or more embodiments, the apparatus delivers at least 1000 Watts of power to the powered devices.


In one or more embodiments, the DC pulse power is transmitted on the cable at a voltage of at least 200 volts.


In one or more embodiments, the apparatus is configured with mid-point grounding for shock protection.


In one or more embodiments, the power control system provides continuous current and current is shared during overlap of the multiple phases.


In another embodiment, an apparatus generally comprises an input cable interface for receiving multiple phase DC pulse power and data from power sourcing equipment over a combined power and data cable, an isolation switch for fault isolation of the apparatus, and an interface for transmitting power to an endpoint node. The multiple phase DC pulse power comprises at least two phases to provide continuous DC voltage at the endpoint node and off-time of pulses in the multiple phase DC pulse power is used to verify cable operation.


In yet another embodiment, a method generally comprises receiving power at power sourcing equipment, phasing conduction of DC (Direct Current) pulse power over a plurality of wires to provide continuous DC voltage to a plurality of powered devices, transmitting multiple phase pulse power and data over a cable to the powered devices, and verifying cable operation during pulse power off-time.


Further understanding of the features and advantages of the embodiments described herein may be realized by reference to the remaining portions of the specification and the attached drawings.


EXAMPLE EMBODIMENTS

The following description is presented to enable one of ordinary skill in the art to make and use the embodiments. Descriptions of specific embodiments and applications are provided only as examples, and various modifications will be readily apparent to those skilled in the art. The general principles described herein may be applied to other applications without departing from the scope of the embodiments. Thus, the embodiments are not to be limited to those shown, but are to be accorded the widest scope consistent with the principles and features described herein. For purpose of clarity, details relating to technical material that is known in the technical fields related to the embodiments have not been described in detail.


In network communications systems such as 5G cellular build-outs or other communications systems and connected buildings with multiple non-centralized routers on each floor, AC (Alternating Current) grid power is not always available, may not be cost effective to build out at the start or practical in some locations (e.g. wireless base stations), and in many cases cost prohibitive. Conventional PoE (Power over Ethernet) over communications cabling is limited to about 90 W (watts) based on IEEE 802.3bt and does not provide enough power for higher power communications systems such as remote radio heads or front haul routers as seen in cellular networks that typically need between 300 W and 1000 W to operate. Also, enterprise products that provide switching, routing, and power for access points and IP (Internet Protocol) phone systems often need about 1000 W to 1500 W of power.


There is a need for a means to deliver power to these and other devices (e.g., over 1000W, over several 100m (meters) to over 1000 meters) without having to add an AC outlet or other type of secondary power feed. In locations that are listed as “co-location”, power is typically charged on a per connection basis, not consumed power, making each additional AC connection very expensive. AC grid power systems are often used because DC (Direct Current) power systems are not a good solution over long distances.


In order to increase available power, high voltage pulses (referred to as pulse power or pulsed power) may be used. One option is to deliver power using pulse power techniques over communications cables using a single pair of copper wires (e.g., 14AWG (American Wire Gauge), 16AWG twisted or semi twisted pairs, or other suitable wires). However, this approach has significant limitations due to high RMS (Root Mean Square) (effective) current in the cable and the extremely bulky filter components needed at a powered device end of the system. These limitations impact the size of end equipment and distance the power can be transmitted, making this solution unfeasible for small foot print build-outs of communications infrastructure.


A single phase pulse power system may have a difficult time meeting one or more safety requirements because there is typically a 2 ms to 4 ms off-time (off-time between power pulses) needed to properly assess environmental safety within a 10 ms window, yet still maintain reasonable power efficiency. Additional pulse power limitations include that pulse power needs off-time for safety auto-negotiation and practical cable capacitance and inductance demand low pulse repetition rates (e.g., on the order of 10 Hz (hertz) or 100 Hz). This low frequency operation results in a need for high value filter components to produce the needed DC output voltage to produce smooth DC system voltages. These inductor and capacitor filter components are physically large (bulky and costly). Long or high capacitance cables result in even lower frequency or low duty cycle operation, resulting in a need for even larger filter components. Low duty cycles need higher pulse currents and/or voltages, creating higher RMS currents and higher cable losses with lower efficiency. This also increases radiated EMI (Electromagnetic Interference)/EMC (Electromagnetic Compatibility) noise fields and emissions. Low duty cycle operation creates high power losses with high transmission line RMS current, thereby restricting transmission distance.


The embodiments described herein overcome the above limitations through the of use multiple phase (multi-phase) pulse power to achieve less loss, effectively 100% duty cycle power delivery (e.g., continuous uninterrupted power to the output with overlapping phase pulses) to a powered device, while enhancing reliability per power connection and providing safe operation over an extended length of cable to deliver high power. One or more embodiments use multiple pair cabling to place a DC pulse on each pair, timed in such a manner as to provide 100% net duty cycle continuous power at the powered device (or load). Pulse power transmissions may be through cables, transmission lines, busbars, backplanes, PCBs (Printed Circuit Boards), and power distribution systems, for example.


In one or more embodiments, single conductor pair cable is replaced with 2-phase pulse power transmission system cable with two pairs of power lines, busbars, power planes, or cable wired pairs. One or more embodiments comprise a 2-phase pulse power transmission system cable with 3-wire, busbars, power planes, or a cable wire trio. Multi-phase (three or more phase) operation may further reduce RMS current per phase and effectively provide continuous DC voltage without bulky filter components. In one or more embodiments, high or effectively 100% duty cycle to the output and split ground (e.g., mid-point high-resistance ground) may provide higher efficiency with lower RMS current cable losses, allow fast and effective phase to ground fault detection, allow for higher voltage and power to the load from limited cable voltage rating, and implement common mode systems (separate ground connection) with lower peak currents for lower EMI/EMC noise radiated and susceptible fields.


In one or more embodiments, the multiple phase approach allows for a significant off time in a 10 ms window, for example, to verify the cable for shorts, opens, unreported power loss (e.g., low current short), or human or animal added resistance. This extended off-time allows for a significant improvement in safety. The multi-phase pulse power also allows for a lower source voltage to be used to meet 100% of the powered device requirements. As previously noted, in a single phase system, the off-time needs to be filtered out with bulky filters, and even then, power efficiency/effectivity is about 80% on high loads. Use of multiple phases at a higher duty cycle and higher efficiency provides a significant component advantage and may also provide increased power delivery and reliability. For example, the loss of a single phase in a three or more phase system does not impact the 100% continuous duty cycle power effectivity at the powered device. As described below, loss of a sourced phase front end circuit may not impact operation with redundant power sources.


In one or more embodiments, PSE (Power Sourcing Equipment) may deliver >100 W to a plurality of PDs (Powered Devices) along with data (e.g., over copper wires or optical fibers) on a power and data combined cable. In one or more embodiments, the system may safely deliver 2000 W or more of power at cable lengths exceeding 1500 meters. The system may also safely deliver higher power (e.g., 6000 W) on cable lengths less than 25 meters, making it very valuable in de-centralizing large chassis systems to eliminate the back plane/large chassis system design. It is to be understood that the power levels and cable distances described herein are provided as examples and other power levels delivered over different cable lengths may be used without departing from the scope of the embodiments.


Referring now to the drawings and first to FIG. 1A, a multi-node multi-phase pulse power block diagram is shown, in accordance with one embodiment. The simplified example shown in FIG. 1A includes a PSE node 10 delivering power to three or more PDs (e.g., pulse power tap/receiver 12 and node endpoint 14). In this example the pulse power tap/receiver 12 is separate from the endpoint equipment 14, however, these nodes may be combined. Also, there may be more than one node 14 connected to one or more of the pulse power tap/receivers 12.


The PSE network device 10 comprises an input power interface (e.g., three PSUs 15 receiving power cords 19 in the example shown in FIG. 1A) for receiving input power, a power control system 17 for receiving the input power and transmitting DC pulse power on multiple phases over a cable 21 to a plurality of the powered devices 12, 14 and verifying cable operation within off-time of pulses in the DC pulse power, and a cable interface (e.g., power interface 18) for delivery of the multi-phase DC pulse power and data (e.g., control data, bidirectional communications, on copper wire or optical fiber) over the cable 21.


The pulse power tap/receiver 12 comprises an input cable interface 13a for receiving the multiple phase DC pulse power and data from the PSE 10, an isolation switch (described below), and an interface 13b for transmitting power to the endpoint node 14. The interface 13b may be, for example, an interface connected to HVDC cable 22, pulse power cable, or a direct interface to the endpoint node (e.g., as shown in FIG. 11). The tap/receiver 12 may supply power to one or more nodes 14 along a pulse power cable system. The tap/receivers 12 may be sized to support individual node power and may implement disconnect for fault isolation or node control based on data link communications. The multiple phase (multi-phase) DC pulse power comprises at least two phases to provide continuous DC voltage at the endpoint node 14. In one or more embodiments, the multi-phase pulse power comprises at least three phases to provide continuous power in case of loss of one phase. One or more of the pulse power tap/receivers 12 also comprises an output cable interface 13c for transmitting the multiple phase DC pulse power and data on the cable to a downstream tap node 12 in a taper topology (tap node configuration).


In the example shown in FIG. 1A, the PSE 10 comprises three PSUs 15 and a pulse power module 16 comprising the control system 17 and the power interface 18. As shown in FIG. 1A, each PSU 15 may be in power communication with the pulse power module 16 over a high voltage rail, PM (Power Management) bus line, 56V line, or any combination thereof. In one example, each PSU 15 is configured for 1200 W power to provide redundancy and allow for the use of standard 15A (amp) power cords/branch circuits. In one example, the PSE 10 is operable to deliver >1500W total power to the nodes 14. In one example 190V line-to-ground (380V total) eliminates the need for intermediate power conversions.


The pulse power module control system 17 may provide, for example, timing and sequencing, line detection and characterization, voltage and current sensing, mid-point high resistance grounding, fault sensing, communications to PSUs, and data link/control to remote nodes. As described below, the control system 17 may verify cable operation (e.g., verify cable operational integrity) during the off-time of pulses in the DC pulse power. The pulse power module 16 may include a pulse power modulator, safety circuits, initialization circuits, PMBus, PMBus I2C (I2C (Inter-Integrated Circuit)), logic, FPGA (Field-Programmable Gate Array), DSP (Digital Signal Processor), or any combination of these or other components configured to perform the functions described herein.


As shown in the example of FIG. 1A, the PSUs 15 receive AC power on cables 19 and deliver pulse power on cable 21. In one or more embodiments, the pulse power tap/receiver 12 may combine the phases and deliver high voltage (HV) DC power to the node/endpoint 14 on cable 22. In another embodiment, the pulse power tap/receiver 12 may deliver pulse power to the endpoint 14 on the cable 22. In one or more embodiments, the pulse power cable 21 includes two or more optical fibers for delivering data in the combined power and data cable, as described below. In one example, there may be a dedicated fiber (or fibers) per branch.


The wires within cable 21 may comprise two conductor, twisted pair (with or without shielding), coaxial or triaxial cable, depending on EMC considerations. A separate ground conductor may be provided to address potential common-mode noise issues. It is to be understood that the term wire as used herein may refer to a single wire or a pair of wires. As described below, the power system may comprise any number of wires, which may be bundled with fiber or other communications transmission media.


Power is supplied to the endpoint 14 through the pulse power tap/receiver 12 (also referred to as a branch tap, smart branch tap, receiver/converter). In one or more embodiments, the smart branch taps 12 allow branch fault isolation. The tap/receiver 12 may include, for example, an isolation switch (disconnect switch), data link, and logic/timing controller. The tap/receiver 12 may be used for initializing an auto-negotiation process, fault branch isolation algorithm, power initialization, and faulty PD replacements. The data link over the pulse power wires allows for implementation of the smart branch taps 12 for each node 14 and independent control (disconnect) of each branch for fault isolation or node management.


Each of the endpoints 14 may include an HVDC PSU for powering equipment at the endpoint. The endpoint 14 may comprise, for example, a 56 VDC load and may operate, for example, as a PON (Passive Optical Network) endpoint, 5G node, access point, router, switch, or other type of equipment. The endpoint 14 may also power one or more other nodes (e.g., PoE node, IoT (Internet of Things) device).



FIG. 1B illustrates a multi-node pulse power block diagram with a PSE 20 comprising two PSUs 15 for providing 2-phase pulse power. It is to be understood that the network topologies and nodes shown in FIGS. 1A and 1B are only examples and that the network may comprise different topologies and network devices without departing from the scope of the embodiments.


As previously described, the multiple PSUs allow for multi-phase operation and may also provide redundancy. For example, if one phase is lost in a system comprising three or more phases, continuous power may still be delivered to the PD nodes 14. Each phase is preferably sized to supply higher peak power to maintain full power to the PD nodes 14. Further redundancy may be provided by utilizing N+1 Front End Power (FEP) supplies. For example, in the case of a 1500 W total PD power system, three 1200 W FEPs can power the system with full redundancy of N+N or N+1, with each FEP needing only a common 120V, 15A feed.



FIG. 2A illustrates an example of 3-phase pulse power voltage and current with a 75% duty cycle with phase drop delivered in the system shown in FIG. 1A, for example. Idealized waveforms are shown and net PD voltage and line current include line loss effect with constant power loading from the nodes/endpoints 14. In the example shown in FIG. 2A, phase B drops out for two cycles. The three phase voltages (A, B, and C) (23a, 23b, 23c) are shown with auto-negotiation line sensing 24.


As shown in FIG. 2A, during pulse on-time high voltage power is delivered from the PSE to the PDs and during pulse off-time while the high voltage power is off, a low voltage may be applied on each phase for use in low voltage sensing (indicated at 24) to check wire integrity.


The net PD voltage is shown combined for the three phase voltages at 25. The corresponding phase currents (A, B, C) (26a, 26b, 26c) are shown below the voltages. The net line current corresponding to the three phase currents is shown at 27. As shown in FIG. 2A, if one phase is lost (as shown at phase B drop), continuous power is still delivered to the PD nodes. Each phase may be sized to supply higher peak power to maintain full power to the PDs.



FIG. 2B illustrates an example of 2-phase pulse power voltage and current with a 66% duty cycle delivered in the system shown in FIG. 1B, for example. Idealized waveforms are shown and net PD voltage and line current include line loss effect with constant power loading from the nodes/endpoints 14. The two phase voltages (A, B) (28a, 28b) are shown with auto-negotiation line sensing 24. The net PD voltage is shown combined for the two phase voltages at 29. The corresponding phase currents (A, B) (30a, 30b) are shown below the voltages. The net line current corresponding to the two phase currents is shown at 31.


As shown in FIGS. 2A and 2B, two or more transmission wires (e.g., wires or wire pairs) enable phasing of the conduction on each wire (e.g., wire or pair) so that at least one wire is ON at any time. When OR'd at the PD, the result is continuous DC voltage as shown at 25 and 29, thereby eliminating the need for bulky filter components. During phase overlap in the multi-phase systems, the total cable current is shared across all ON wires. Individual transmission wire current is proportionally reduced, lowering total transmission cable losses.


The off-time of the pulses may configured based on cable pair capacitance and maximum pulse power on-time may be designed to be below limits set by body shock current and standards (e.g., as referenced in UL (Underwriters Laboratories) standards 62368 and 60950 or NFPA (National Fire Protection Association) NEC (National Electrical Code) 70 chapter 7, chapter 8, and tables 11A and 11B in chapter 9, IEC/TR 60479-5, IEC-60947-1, and IEC-60947-2, or any other appropriate standard or requirement). In one or more embodiments, on-time and off-time pulse widths may be set dynamically in response to changing cable characteristics. The need for continuous net current supply to the PD may determine the phase relationship of pulses on multiple transmission pair systems.


In one or more embodiments, the off-time may be fixed, based on worst case cable length and characteristics or actively controlled based on detected cable characterization (for higher efficiency/longer range). The on-time (power delivery) for each phase may be fixed based on total pulse power voltage and shock hazard limits based on appropriate body resistance data. This approach may be used to achieve maximum pulse overlap, thereby reducing cable RMS current and maximizing power transmission distance (or minimizing conductor wire size).


As previously noted, idealized waveforms are shown in FIGS. 2A and 2B. Inductance in the PSE 10, cable 21, and PD receiver 12 may create some averaging of cable currents, raising overlap currents and lowering current during pulse off-time (FIG. 1). This effect may vary with cable length and type (inductance). Phase currents shown in FIGS. 2A and 2B do not show this effect.


It is to be understood that the currents, voltages, pulse widths, duty cycles, and phase overlaps shown in FIGS. 2A and 2B and described above are only examples and may be different than shown or described herein. For example, there may be a higher pulse current during overlap and lower current during non-overlap. The differences may be dependent on pulse power transmission inductance and capacitance (e.g., length of run or type of cable), for example. Also, the safety standards and requirements described herein are only examples and the system may be designed to meet other safety standards, requirements, or limits.


As previously noted, the multi-phase pulse power system may comprise two or more wires or wire pairs. FIGS. 3, 5, 7A and 8A show examples of multi-phase circuits comprising two wire pairs, three wires, three wire pairs, and four wire pairs, respectively. It is to be understood that these are only examples and the multi-phase system described herein may be implemented on systems comprising a different number of wires or wire pairs, without departing from the scope of the embodiments. Also, as previously described, the cable may include any number of optical fibers or additional copper wires for data transmission.



FIG. 3 shows an example of a 2-phase 2-pair cable. The simplified circuit shown in FIG. 3 comprises two modulator switches (MS1 (Q1), and MS2 (Q3)) and two isolation switches (IS1 (Q2) and IS2 (Q4)). As described below with respect to FIG. 10, the modulation switches are located at the PSE along with the voltage input (Vin), and the isolation switches are at the PD. In this example, the cable includes two wire pairs (Pair 1, Pair 2), with each pair having resistance (RC1A, RC1B at Pair 1, RC2A, RC2B at Pair 2). RL represents the load at the PD. The switches Q1, Q2, Q3, and Q4 may comprise any suitable actively controlled switching device capable of operating at the desired switching frequency, such as a Metal Oxide semiconductor Field Effect Transistor (MOSFET), a Bipolar Junction Transistor (BJT), a Gallium Nitride Field Effect Transistor (GaNFET), or a solid state relay (SSR). Closing and opening of the switch may be managed by control logic coupled to the switch (not shown). The control logic may be part of a processor or a separate integrated circuit.



FIG. 4A illustrates pulse current with phase shifted pulse duty cycle, which allows smooth DC output with minimal filtering. The example shown in FIG. 4A uses a discontinuous current. FIG. 4B illustrates pulse current with >50% pulse duty cycle per phase, which provides smooth DC output with no filter. A simplified design example of long off-time for auto-negotiation is shown in FIGS. 4A and 4B. FIGS. 4A and 4B both show current IRC1 and IRC2 at resistors RC1A/RC1B and RC2A/RC2B, respectively, in FIG. 3. Current IRL shows the net line current at RL in FIG. 3. FIG. 4B also shows voltage VRC1 and VRC2 at resistors RC1A/RC1B and RC2A/RC2B, respectively, in FIG. 3.



FIG. 5 illustrates a 2-phase 3-wire cable, in accordance with one embodiment. The cable includes resistance RC1A, RC2A, and RCR in Feed 1, Feed 2, and Return wires, respectively. Each feed line includes a modular switch (MS1 (Q1), MS2 (Q3)) and isolation switch (IS1 (Q2), IS2 (Q4)), as previously described with respect to the wire pairs FIG. 3. The PSE includes input voltage Vin and RL represents the load at the PD.



FIGS. 6A and 6B illustrate a simplified design example of long off-time for auto-negotiation in the circuit of FIG. 5. FIG. 6A shows discontinuous pulse current with phase shifted pulse duty cycle, which allows smooth DC output with minimal filter. FIG. 6B shows continuous pulse current with >50% duty cycle. Current IRL at the load is continuous and filtering is reduced or eliminated with the continuous current. FIGS. 6A and 6B both show current IRC1 and IRC2 at resistors RC1A/RC1B and RC2A/RC2B, respectively, in FIG. 5. Current IRL shows the net line current at RL in FIG. 5. FIG. 6B also shows voltage VRC1 and VRC2 at resistors RC1A/RC1B and RC2A/RC2B, respectively, in FIG. 5.



FIG. 7A illustrates an example circuit for a 3-phase, 3-pair system. The cable includes three wire pairs (Pair 1, Pair 2, Pair 3) and ground (Gnd). Each pair includes resistance (RC1A, RC1B at Pair 1, RC2A, RC2B at Pair 2, RC3A, RC3B at Pair 3). Input voltage Vin at the PSE is shown and RL represents the load at the PD. The circuit includes three modulator switches (MS1 (Q1), MS2 (Q3), and MS3 (Q5)) and three isolation switches (IS1 (Q2), IS2 (Q4), and IS3 (Q6)). The separate ground wire (Gnd) or shield may be included for EMC control.



FIG. 7B illustrates a simplified design example of long off-time for auto-negotiation in the circuit of FIG. 7A with continuous current. A pulse current with 67% load duty cycle is shown in the example of FIG. 7B. Current IRL is continuous and filtering is reduced or eliminated. Any single phase may be lost with minimal effect on continuous DC output, as previously described with respect to FIG. 2A.



FIG. 8A illustrates an example circuit for a 4-phase, 4-pair system. The cable includes four wire pairs (Pair 1, Pair 2, Pair 3, Pair 4) and ground (Gnd). Each pair includes resistance (RC1A, RC1B at Pair 1, RC2A, RC2B at Pair 2, RC3A, RC3B at Pair 3, RC4A, RC4B at Pair 4). Input voltage Vin at the PSE is shown and RL represents the load at the PD. The circuit includes four modulator switches (MS1 (Q1), MS2 (Q3), MS3 (Q5), and MS4 (Q7)) and four isolation switches (IS1 (Q2), IS2 (Q4), IS3 (Q6), and IS4 (Q8)). The separate ground wire (Gnd) or shield may be included for EMC control. This example may be implemented in standard 4-pair cables, for example.



FIG. 8B illustrates a simplified design example of long off-time for auto-negotiation in the circuit shown in FIG. 8A with continuous current. The example shown in FIG. 8B includes a pulse current with 75% duty cycle. Current IRL is continuous and filtering is reduced or eliminated. RMS current per conductor is also reduced. Up to two phases may be lost with minimal effect on continuous DC output.



FIG. 9 illustrates a simplified example of a data and power delivery system comprising a PSE 90 in communication with PD 92 providing power to a load 93, over a combined power and data cable (e.g., Power over Fiber (PoF) cable) 94. In this example, the cable 94 includes two optical fibers 95 (e.g., 2-fiber single mode) and two twisted pairs 96 (e.g., copper wires). Control data shown at 97 may be delivered over the optical fibers 95 or copper wires (twisted pairs) 96, or a separate transmission line. The control data may comprise, for example, isolation switch synchronization control data, bidirectional control data, or other PD synchronization data. Bidirectional communications data may also be transmitted over the optical fibers 95 or wires 96. In one example, 10 MB communications are provided over a copper pair during high voltage on pulse (e.g., on high voltage data link). Input power (e.g., AC, HVAC, HVDC, line card 48-56 VDC) may be provided at the PSE 90. As described below, the system may also be configured with one or more safety features including shock protection. In one example, the system may be configured to provide 2000 W power on copper pairs 96 over 1 km with 550 VDC pulse power. The cable may comprise any number of optical fibers and wires or wire pairs and may deliver other power levels over different lengths of cable.



FIG. 10 illustrates additional details of one of the twisted pairs 96 shown in FIG. 9, in accordance with one embodiment. In this example, the system provides high resistance mid-point grounding for shock protection. In one example, mid-point grounding drops the line to ground voltage (e.g., 275V line-to-ground, 550V line-to-line). In one or more embodiments, both feed and return of each transmission pair is switched to implement effective control and line-to-ground fault detection is between 10-100 μs. As shown in FIG. 10, cable sensing may be provided at the PSE 90. The system may provide line-to-ground (GFI (Ground Fault Interrupters)) shock protection and line-to-line shock protection for any cable fault condition during auto-negotiation with high-voltage pulse off-time. One or more embodiments provide single point of failure and redundancy for any high-voltage path to cable. In one or more embodiments, the system may use 48-56 VDC low voltage for initial start-up conditions and default condition to establish data link and safety interlock before enabling high voltage operation. In one example, 10 MB communications are provided over the twisted pair 96 during high voltage on pulse as shown at transceiver 98.


Additional safety and fault protection may be included as described, for example, in U.S. patent application Ser. No. 15/971,729, filed May 4, 2018, entitled “High Power and Data Delivery in a Communications Network with Safety and Fault Protection”, which is incorporated herein by reference in its entirety.



FIG. 11 illustrates an example of a multi-phase pulse power distribution system, in accordance with one embodiment. A PSE source 110 delivers power and data over a PoF cable assembly 114 comprising fibers and wires to a plurality of PDs 112. In one or more embodiments, the multi-phase pulse power is delivered at a voltage of at least 200 volts on the multi-phase DC pulse power cable 114. In one example, 1-2 kW of power is provided on copper pairs with data fiber pairs over 1-10 km with 550 VDC pulse power. As previously described, the pulse power may comprise any number of phases. As noted above, the system may use 56 VDC low voltage for initial start-up conditions and default condition to establish data link and safety interlock before enabling high voltage operation. 550 VDC pulse power may be distributed to multiple low power PD PON endpoint loads such as 5G radio sets, for example.


It is to be understood that the voltages and power levels shown in FIG. 11 and described herein are only examples and that other voltages or power levels may be used, as previously described. For example, the input may comprise 115 VAC, 10/13A at 1100 W with at least two power inputs. The high voltage output may comprise, for example, 275/550/1100 VDC at 3 kW and may be adjustable (0-100%). The low voltage output may comprise, for example, 56V, 12V, 3.3V at 150 W, or any other suitable low voltage output.



FIG. 12 is a flowchart illustrating an overview of a process for delivering multi-phase pulse power, in accordance with one embodiment. At step 120, a power sourcing equipment network device (e.g., PSE 10 in FIG. 1) receives input power. At step 122, safe, low voltage cable sensing is performed to verify safety and integrity of the cable prior to connection to high voltage. The low voltage test may be used to characterize the cable and detect line-to-ground and line-to-line faults before connecting the high voltage. If any faults are detected during the low voltage test, high voltage power is not applied (step 123). If cable integrity is verified, the PSE 10 transmits the multi-phase pulse power and data over a combined cable to multiple powered devices (step 124). As previously described, the pulse power is delivered on two or more wires to enable phasing of the conduction so that at least one wire (wire, wire pair) is on at any time, thereby providing continuous power at the PD. The PSE verifies safe power operation during off-time of pulses for each phase (step 126). The off-time may be used to check the cable for shorts, opens, unreported power loss, or added impedance (e.g., due to human or animal contact), for example. Verification of safe power operation during pulse off-time may comprise, for example, monitoring of high voltage decay to detect cable or system faults and a low voltage test before initiating the next on-pulse. If no faults are detected (step 128), the next on-pulse may be initiated (step 124). Line-to-ground faults may be monitored continuously so that protection response is fast. Line-to-line faults may be detected during off-pulse time and protection consists of inhibiting the next on-pulse.


It is to be understood that the process shown in FIG. 12 is only an example and steps may be added, combined, removed, or modified without departing from the scope of the embodiments.


The embodiments described herein operate in the context of a data communications network including multiple network devices. The network may include any number of network devices in communication via any number of nodes (e.g., routers, switches, gateways, controllers, access points, or other network devices), which facilitate passage of data within the network. The network devices may communicate over or be in communication with one or more networks (e.g., local area network (LAN), metropolitan area network (MAN), wide area network (WAN), virtual private network (VPN) (e.g., Ethernet virtual private network (EVPN), layer 2 virtual private network (L2VPN)), virtual local area network (VLAN), wireless network, enterprise network, corporate network, data center, Internet of Things (IoT), Internet, intranet, or any other network).


The network is configured to pass electrical power to network devices such as 5G nodes, switches, routers, access points, or other electronic components and devices. Signals may be exchanged among communications equipment and power transmitted from power sourcing equipment to powered devices. The network may include any number or arrangement of network communications devices (e.g., switches, access points, routers, or other devices operable to route (switch, forward) data communications).



FIG. 13 is a block diagram illustrating an example of a network device 130 (e.g., PSE, PD) that may be used to implement the embodiments described herein. In one embodiment, the network device 130 is a programmable machine that may be implemented in hardware, software, or any combination thereof. The network device 130 includes one or more processor 132, memory 134, interface 136, and multi-phase pulse power control module 138.


Memory 134 may be a volatile memory or non-volatile storage, which stores various applications, operating systems, modules, and data for execution and use by the processor 132. For example, components of the multi-phase power controller module 138 (e.g., code, logic, or firmware, etc.) may be stored in the memory 134. The network device 130 may include any number of memory components.


The network device 130 may include any number of processors 132 (e.g., single or multi-processor computing device or system), which may communicate with a forwarding engine or packet forwarder operable to process a packet or packet header. The processor 132 may receive instructions from a software application or module, which causes the processor to perform functions of one or more embodiments described herein.


Logic may be encoded in one or more tangible media for execution by the processor 132. For example, the processor 132 may execute codes stored in a computer-readable medium such as memory 134. The computer-readable medium may be, for example, electronic (e.g., RAM (random access memory), ROM (read-only memory), EPROM (erasable programmable read-only memory)), magnetic, optical (e.g., CD, DVD), electromagnetic, semiconductor technology, or any other suitable medium. In one example, the computer-readable medium comprises a non-transitory computer-readable medium. Logic may be used to perform one or more functions described above with respect to the flowchart of FIG. 12.


The interface 136 may comprise any number of power interfaces or network (data) interfaces (line cards, ports, connectors, receptacles, power interface, combined data and power cable interface) for receiving data or power, or transmitting data or power to other devices. The network interface may be configured to transmit or receive data using a variety of different communications protocols and may include mechanical, electrical, and signaling circuitry for communicating data over physical links coupled to the network. For example, line cards may include port processors and port processor controllers. The power interface may be configured for PoF, PoE, higher power PoE, enhanced PoE, PoE+, UPoE, or similar operation.


It is to be understood that the network device 130 shown in FIG. 13 and described above is only an example and that different configurations of network devices may be used. For example, the network device may further include any suitable combination of hardware, software, algorithms, processors, devices, components, or elements operable to facilitate the capabilities described herein.


As can be observed from the foregoing, one or more embodiments provide improved power delivery with enhanced reliability and safety over an extended length of cable to provide high power (e.g., 1000 W, 2000 W, 6000 W, or other power >100 W). In one example, a two phase system greatly reduces or eliminates energy storage filtering used at the PD to produce smooth DC voltage. In one example, a two phase pulse power transmission system operates out of phase at 50% or greater duty cycle to produce smooth DC voltage. In another example, a three (or greater) phase pulse power transmission system operates phase shifted at 67% or greater duty cycle to reduce individual wire currents to extend transmission distance. In one example, a three phase pulse power transmission system operates phase shifted at 67% or greater duty cycle to introduce redundancy to protect against individual wire failure. The number of phases may be further increased (maintaining phase shifting) to further reduce individual wire currents to extend transmission distance and/or add redundancy. A four phase implementation with four pairs of wires may have reduced individual pair currents and may utilize existing cable infrastructure. The pulse power design concept with multi-phase power distribution described herein allows for higher-power transmission with higher efficiency, lower EMC, and filter size/cost reduction using high voltage power transmission safely across multiple short distributed branch nodes and long distances at a low installation and operational cost with improved efficiency.


Although the method and apparatus have been described in accordance with the embodiments shown, one of ordinary skill in the art will readily recognize that there could be variations made without departing from the scope of the embodiments. Accordingly, it is intended that all matter contained in the above description and shown in the accompanying drawings shall be interpreted as illustrative and not in a limiting sense.

Claims
  • 1. An apparatus comprising: an input power interface for receiving input power;a power sourcing equipment comprising one or more power supply units coupled to receive input power and provide output power at one or more power levels, a processor, and a pulse power modulator, the pulse power modulator receiving as input the output power from the one or more power supply units and configured to output DC (Direct Current) pulse power on multiple phases for transmission over a cable to a plurality of powered devices, wherein the DC pulse power comprises voltage pulses with high voltage power delivered during a pulse on-time and the voltage pulses being shifted in phase among said multiple phases to provide continuous power, and wherein the power sourcing equipment includes one or more circuits configured to verify operation of the cable during an off-time of pulses in the DC pulse power and to verify operation of the plurality of powered devices for each of the multiple phases before the processor is configured to control the pulse power modulator to transmit the DC pulse power; anda cable interface for delivery of the DC pulse power on said multiple phases and data over the cable to said plurality of powered devices.
  • 2. The apparatus of claim 1, wherein the power sourcing equipment comprises one or more safety circuits that perform line sensing with one or more of the plurality of powered devices.
  • 3. The apparatus of claim 1, wherein the cable comprises at least two wires operating out of phase at 50% or greater duty cycle.
  • 4. The apparatus of claim 1, wherein the cable comprises at least three wires for at least three phases of operation and wherein said continuous power is delivered to said plurality of powered devices upon loss of one of said at least three phases.
  • 5. The apparatus of claim 4, wherein each of said at least three wires comprises a wire pair.
  • 6. The apparatus of claim 1, wherein the cable further comprises a communications transmission media for bidirectional communications between the apparatus and said plurality of powered devices.
  • 7. The apparatus of claim 6, wherein the communications transmission media comprises optical fibers.
  • 8. The apparatus of claim 1, wherein the data is transmitted over pulse power wires and provides synchronization with said plurality of powered devices.
  • 9. The apparatus of claim 1, wherein the power sourcing equipment comprises one or more safety circuits that perform cable sensing to identify faults on the cable.
  • 10. The apparatus of claim 1, wherein the pulse power modulator provides continuous current that is shared during overlap of said multiple phases.
  • 11. A method comprising: receiving power at a power sourcing equipment;phasing conduction of DC (Direct Current) pulse power over a plurality of wires to provide continuous DC voltage to a plurality of powered devices;simultaneously transmitting multiple phase pulse power and data signals associated with at least two of multiple phases over a cable to said plurality of powered devices, wherein the multiple phase pulse power comprises voltage pulses with high voltage power delivered during a pulse on-time and voltage pulses being shifted in phase among said multiple phases to provide continuous power; andverifying operation of the cable and the plurality of powered devices before transmitting the multiple phase pulse power.
  • 12. The method of claim 11, further comprising performing line sensing with respect to each of the plurality of powered devices.
  • 13. The method of claim 11, wherein the DC pulse power is delivered on at least two wires to enable phasing of the pulses so that at least one wire is on at any time to provide said continuous power at the plurality of powered devices.
  • 14. The method of claim 11, wherein the verifying operation of the cable comprises checking for at least one of a thermal buildup, a current disparity, or a ground fault.
  • 15. The method of claim 14, further comprising interrupting transmission of the DC pulse power on at least one of the multiple phases based on said verifying cable operation.
  • 16. The method of claim 15, further comprising continuously transmitting, during the interruption of the transmission of the DC pulse power on said at least one of the multiple phases, the DC pulse power on remaining phases.
  • 17. The method of claim 16, further comprising adjusting, during the interruption of the transmission of the DC pulse power on said at least one of the multiple phases, the DC pulse power on the remaining phases to maintain full power at the plurality of powered devices.
  • 18. The method of claim 17, wherein the DC pulse power is adjusted by adjusting current transmitted by said remaining phases.
  • 19. The method of claim 17, wherein the DC pulse power is adjusted by adjusting duty cycles of said remaining phases.
  • 20. The method of claim 11, wherein each of the multiple phases of the DC pulse power is associated with one or more data signals.
  • 21. The method of claim 11, further comprising controlling pulse off-time of the voltage pulses based on a detected cable characterization and fixing pulse on-time of the voltage pulses based on a safety factor.
  • 22. A method comprising: at a power sourcing equipment, generating pulse power on multiple phases comprising Direct Current (DC) pulses with high power during pulse on-times that are separated by pulse off-times, the pulse off-times being between two successive pulse on-times, and the pulses DC being shifted in phase among the multiple phases to provide continuous power;verifying, during one or more of the pulse off-times of the pulses in the pulse power, operation of a cable coupled between the power sourcing equipment and a plurality of powered devices; andtransmitting the pulse power to the plurality of powered devices after verifying that the cable is operating for each of the multiple phases of pulse power.
  • 23. The method of claim 22, wherein transmitting comprises transmitting the pulse power on at least two wires to enable phasing of the pulses so that at least one wire is on at any time to provide said continuous power at the plurality of powered devices.
  • 24. The method of claim 22, wherein the verifying comprises checking for at least one of a thermal buildup, a current disparity, or a ground fault.
  • 25. The method of claim 22, further comprising interrupting transmission of the pulse power on at least one of the multiple phases based on the verifying.
  • 26. The method of claim 25, further comprising continuously transmitting, during the interruption of the transmission of the pulse power on said at least one of the multiple phases, pulse power on remaining phases of the multiple phases.
  • 27. The method of claim 26, further comprising adjusting, during the interruption of the transmission of the pulse power on said at least one of the multiple phases, pulse power on the remaining phases to maintain full power at the plurality of powered devices.
  • 28. The method of claim 27, wherein the adjusting comprises adjusting current of said remaining phases.
CROSS REFERENCE TO RELATED APPLICATIONS

The present application is a continuation of U.S. application Ser. No. 16/380,954, filed Apr. 10, 2019, which in turn claims priority from U.S. Provisional Application No. 62/817,813, entitled MULTI-PHASE PULSE POWER, filed on Mar. 13, 2019, the contents of which are incorporated herein by reference in their entirety.

US Referenced Citations (251)
Number Name Date Kind
3335324 Buckeridge Aug 1967 A
3962529 Kubo Jun 1976 A
4020396 Gambale et al. Apr 1977 A
4283678 Halter Aug 1981 A
4811187 Nakajima Mar 1989 A
4997388 Dale Mar 1991 A
5159684 Kroll et al. Oct 1992 A
5652893 Ben-Meir et al. Jul 1997 A
6008631 Johari Dec 1999 A
6220955 Posa Apr 2001 B1
6259745 Chan Jul 2001 B1
6295356 De Nicolo Sep 2001 B1
6448672 Voegeli et al. Sep 2002 B1
6636538 Stephens Oct 2003 B1
6685364 Brezina Feb 2004 B1
6756881 Bateman et al. Jun 2004 B2
6784790 Lester Aug 2004 B1
6826368 Koren Nov 2004 B1
6855881 Khoshnood Feb 2005 B2
6860004 Hirano et al. Mar 2005 B2
7325150 Lehr Jan 2008 B2
7417443 Admon et al. Aug 2008 B2
7420355 Liu Sep 2008 B2
7490996 Sommer Feb 2009 B2
7492059 Peker et al. Feb 2009 B2
7509505 Randall et al. Mar 2009 B2
7564904 Isachar et al. Jul 2009 B2
7566987 Black et al. Jul 2009 B2
7583703 Bowser Sep 2009 B2
7589435 Metsker Sep 2009 B2
7593747 Karam Sep 2009 B1
7603570 Schindler et al. Oct 2009 B2
7616465 Vinciarelli Nov 2009 B1
7813646 Furey Oct 2010 B2
7835389 Yu Nov 2010 B2
7854634 Filipon et al. Dec 2010 B2
7881072 Dibene et al. Feb 2011 B2
7915761 Jones Mar 2011 B1
7921307 Karam Apr 2011 B2
7924579 Arduini Apr 2011 B2
7940787 Karam May 2011 B2
7973538 Karam Jul 2011 B2
8020043 Karam Sep 2011 B2
8037324 Hussain Oct 2011 B2
8068937 Eaves Nov 2011 B2
8081589 Gilbrech et al. Dec 2011 B1
8184525 Karam May 2012 B2
8276397 Carlson Oct 2012 B1
8279883 Diab et al. Oct 2012 B2
8310089 Schindler Nov 2012 B2
8319627 Chan et al. Nov 2012 B2
8345439 Goergen Jan 2013 B1
8350538 Cuk Jan 2013 B2
8358893 Sanderson Jan 2013 B1
8386820 Diab Feb 2013 B2
8638008 Baldwin et al. Jan 2014 B2
8700923 Fung Apr 2014 B2
8712324 Corbridge et al. Apr 2014 B2
8750710 Hirt et al. Jun 2014 B1
8768528 Millar et al. Jul 2014 B2
8781637 Eaves Jul 2014 B2
8787775 Earnshaw Jul 2014 B2
8793511 Bishara Jul 2014 B1
8829917 Lo Sep 2014 B1
8836228 Xu Sep 2014 B2
8842430 Hellriegel Sep 2014 B2
8849471 Daniel et al. Sep 2014 B2
8898446 Ronen et al. Nov 2014 B2
8966747 Vinciarelli et al. Mar 2015 B2
8971399 Kwon et al. Mar 2015 B2
9001881 Okamura et al. Apr 2015 B2
9024473 Huff May 2015 B2
9184795 Eaves Nov 2015 B2
9189043 Vorenkamp Nov 2015 B2
9273906 Goth Mar 2016 B2
9319101 Lontka Apr 2016 B2
9321362 Woo et al. Apr 2016 B2
9373963 Kuznetsov Jun 2016 B2
9419436 Eaves et al. Aug 2016 B2
9484771 Braylovskiy Nov 2016 B2
9510479 Vos Nov 2016 B2
9531551 Balasubramanian Dec 2016 B2
9590811 Hunter, Jr. Mar 2017 B2
9618714 Murray Apr 2017 B2
9640998 Dawson May 2017 B2
9665148 Hamdi May 2017 B2
9693244 Maruhashi Jun 2017 B2
9734940 McNutt Aug 2017 B1
9768978 Coenen et al. Sep 2017 B2
9853689 Eaves Dec 2017 B2
9874930 Vavilala Jan 2018 B2
9882656 Sipes, Jr. et al. Jan 2018 B2
9891678 Butcher et al. Feb 2018 B2
9893521 Eaves Feb 2018 B2
9948198 Imai Apr 2018 B2
9979370 Xu May 2018 B2
9985600 Xu et al. May 2018 B2
10007628 Pitigoi-Aron Jun 2018 B2
10028417 Schmidtke Jul 2018 B2
10128764 Vinciarelli Nov 2018 B1
10248178 Brooks et al. Apr 2019 B2
10263526 Sandusky et al. Apr 2019 B2
10281513 Goergen May 2019 B1
10374813 Sheffield Aug 2019 B2
10407995 Moeny Sep 2019 B2
10439432 Eckhardt et al. Oct 2019 B2
10468879 Eaves Nov 2019 B2
10541543 Eaves Jan 2020 B2
10541758 Goergen Jan 2020 B2
10631443 Byers Apr 2020 B2
10671146 Wendt et al. Jun 2020 B2
10714930 Weiss et al. Jul 2020 B1
10735105 Goergen et al. Aug 2020 B2
20010024373 Cuk Sep 2001 A1
20020126967 Panak Sep 2002 A1
20040000816 Khoshnood Jan 2004 A1
20040033076 Song Feb 2004 A1
20040043651 Bain Mar 2004 A1
20040073703 Boucher Apr 2004 A1
20040264214 Xu Dec 2004 A1
20050086546 Darshan et al. Apr 2005 A1
20050197018 Lord Sep 2005 A1
20050268120 Schindler Dec 2005 A1
20060164099 Steennis et al. Jul 2006 A1
20060202109 Delcher Sep 2006 A1
20060209875 Lum et al. Sep 2006 A1
20060268898 Karam Nov 2006 A1
20070091648 Johnston Apr 2007 A1
20070103168 Batten May 2007 A1
20070143508 Linnman Jun 2007 A1
20070236853 Crawley Oct 2007 A1
20070263675 Lum et al. Nov 2007 A1
20070284941 Robbins Dec 2007 A1
20070284946 Robbins Dec 2007 A1
20070288125 Quaratiello Dec 2007 A1
20070288771 Robbins Dec 2007 A1
20080054720 Lum Mar 2008 A1
20080166715 Hillis et al. Jul 2008 A1
20080198635 Hussain Aug 2008 A1
20080229120 Diab Sep 2008 A1
20080310067 Diab Dec 2008 A1
20090027033 Diab Jan 2009 A1
20100077239 Diab Mar 2010 A1
20100117808 Karam May 2010 A1
20100171602 Kabbara Jul 2010 A1
20100190384 Lanni Jul 2010 A1
20100214082 Covaro et al. Aug 2010 A1
20100237846 Vetteth Sep 2010 A1
20100290190 Chester Nov 2010 A1
20100327793 Komulainen et al. Dec 2010 A1
20110007664 Diab Jan 2011 A1
20110290497 Stenevik Jan 2011 A1
20110057612 Taguchi Mar 2011 A1
20110083824 Rogers Apr 2011 A1
20110228578 Serpa et al. Sep 2011 A1
20110266867 Schindler Nov 2011 A1
20120043935 Dyer Feb 2012 A1
20120064745 Ottliczky Mar 2012 A1
20120170927 Huang Jul 2012 A1
20120201089 Barth Aug 2012 A1
20120231654 Conrad Sep 2012 A1
20120287984 Lee Nov 2012 A1
20120317426 Hunter, Jr. Dec 2012 A1
20120319468 Schneider Dec 2012 A1
20130077923 Peeters Weem Mar 2013 A1
20130079633 Weem Mar 2013 A1
20130103220 Eaves Apr 2013 A1
20130249292 Blackwell, Jr. Sep 2013 A1
20130272721 Van Veen Oct 2013 A1
20130329344 Tucker Dec 2013 A1
20140111180 Vladan et al. Apr 2014 A1
20140126151 Campbell May 2014 A1
20140129850 Paul May 2014 A1
20140258742 Chien Sep 2014 A1
20140258813 Lusted Sep 2014 A1
20140265550 Milligan et al. Sep 2014 A1
20140268958 Chapman Sep 2014 A1
20140372773 Heath et al. Dec 2014 A1
20150078740 Sipes, Jr. Mar 2015 A1
20150106539 Leinonen Apr 2015 A1
20150115741 Dawson Apr 2015 A1
20150207317 Radermacher Jul 2015 A1
20150215001 Eaves Jul 2015 A1
20150215131 Paul et al. Jul 2015 A1
20150333918 White, III Nov 2015 A1
20150365003 Sadwick Dec 2015 A1
20160018252 Hanson Jan 2016 A1
20160020911 Sipes, Jr. Jan 2016 A1
20160064938 Balasubramanian Mar 2016 A1
20160111877 Eaves Apr 2016 A1
20160118784 Saxena et al. Apr 2016 A1
20160133355 Glew et al. May 2016 A1
20160134331 Eaves May 2016 A1
20160142217 Gardner May 2016 A1
20160188427 Chandrashekar Jun 2016 A1
20160197600 Kuznetsov Jul 2016 A1
20160365967 Tu Jul 2016 A1
20160241148 Kizilyalli Aug 2016 A1
20160262288 Chainer Sep 2016 A1
20160273722 Crenshaw Sep 2016 A1
20160294500 Chawgo et al. Oct 2016 A1
20160294568 Chawgo et al. Oct 2016 A1
20160308683 Pischl Oct 2016 A1
20160352535 Hiscock Dec 2016 A1
20170041152 Sheffield Feb 2017 A1
20170041153 Picard et al. Feb 2017 A1
20170054296 Daniel Feb 2017 A1
20170110871 Foster Apr 2017 A1
20170123466 Carnevale May 2017 A1
20170146260 Ribbich May 2017 A1
20170155517 Cao Jun 2017 A1
20170164525 Chapel Jun 2017 A1
20170155518 Yang Jul 2017 A1
20170214236 Eaves Jul 2017 A1
20170229886 Eaves Aug 2017 A1
20170234738 Ross Aug 2017 A1
20170248976 Moller Aug 2017 A1
20170294966 Jia Oct 2017 A1
20170325320 Wendt Nov 2017 A1
20180024964 Mao Jan 2018 A1
20180045768 Godfrey et al. Feb 2018 A1
20180053313 Smith Feb 2018 A1
20180054083 Hick Feb 2018 A1
20180060269 Kessler Mar 2018 A1
20180088648 Otani Mar 2018 A1
20180098201 Torello et al. Apr 2018 A1
20180102604 Keith Apr 2018 A1
20180123360 Eaves May 2018 A1
20180180658 Godfrey Jun 2018 A1
20180188712 MacKay Jul 2018 A1
20180191513 Hess Jul 2018 A1
20180254624 Son Sep 2018 A1
20180313886 Mlyniec et al. Nov 2018 A1
20180340840 Bullock Nov 2018 A1
20190064890 Donachy et al. Feb 2019 A1
20190126764 Fuhrer May 2019 A1
20190170804 Thomas Jun 2019 A1
20190267804 Matan et al. Aug 2019 A1
20190272011 Goergen Sep 2019 A1
20190277899 Goergen Sep 2019 A1
20190277900 Goergen Sep 2019 A1
20190278347 Goergen Sep 2019 A1
20190280895 Mather et al. Sep 2019 A1
20190304630 Goergen Oct 2019 A1
20190312751 Goergen Oct 2019 A1
20190342011 Goergen Oct 2019 A1
20190363493 Sironi Nov 2019 A1
20200044751 Goergen Feb 2020 A1
20200228001 Lambert et al. Jul 2020 A1
20200295955 O'Brien et al. Sep 2020 A1
20220190587 Eaves et al. Jun 2022 A1
Foreign Referenced Citations (30)
Number Date Country
2202500 Apr 1996 CA
1511369 Jul 2004 CN
1209880 Jul 2005 CN
201689347 Dec 2010 CN
103888272 Jun 2014 CN
203859673 Oct 2014 CN
105024583 Nov 2015 CN
204836199 Dec 2015 CN
205544597 Aug 2016 CN
104081237 Oct 2016 CN
106165342 Nov 2016 CN
104412541 May 2019 CN
1936861 Jun 2008 EP
2120443 Nov 2009 EP
2257009 Jan 2010 EP
2432134 Mar 2012 EP
2693688 Feb 2014 EP
3096435 Nov 2016 EP
2539894 Jan 2017 GB
2012016206 Jan 2012 JP
WO199316407 Aug 1993 WO
WO2006127916 Nov 2006 WO
WO2010053542 May 2010 WO
WO2017054030 Apr 2017 WO
WO2017167926 Oct 2017 WO
2018017544 Jan 2018 WO
WO2019023731 Feb 2019 WO
WO2019212759 Nov 2019 WO
2020154101 Jul 2020 WO
2020154103 Jul 2020 WO
Non-Patent Literature Citations (88)
Entry
International Preliminary Report on Patentability for International Application No. PCT/US2020/012758, mailed Aug. 5, 2021, 10 Pages.
International Preliminary Report on Patentability for International Application No. PCT/US2020/012801, mailed Aug. 5, 2021, 9 Pages.
International Preliminary Report on Patentability for International Application No. PCT/US2020/020359, mailed Sep. 23, 2021, 9 Pages.
International Search Report and Written Opinion for International Application No. PCT/US2020/012758, mailed Apr. 8, 2020, 11 Pages.
International Search Report and Written Opinion for International Application No. PCT/US2020/012801, mailed Apr. 15, 2020, 10 Pages.
International Search Report and Written Opinion for International Application No. PCT/US2020/020359, mailed May 27, 2020, 10 Pages.
English Translation of Office Action in counterpart Chinese Application No. 202080018474.2, mailed Oct. 19, 2022, 20 pages.
Voltserver Inc., v. Cisco Technology, Inc., “Decision Denying Institution of Post-Grant Review,” United States Patent and Trademark Office, PGR2021-00055, U.S. Pat. No. 10,735,105 B2, Aug. 19, 2021, 25 pages.
Voltserver Inc., v. Cisco Technology, Inc., “Patent Owner's Preliminary Response to Post Grant Review Under 35 U.S.C. § 312 and 37 C.F.R. § 42.107,” United States Patent and Trademark Office, PGR2021-00055, U.S. Pat. No. 10,735,105, 2021, Jun. 2, 2021, 51 pages.
“Effects of current on human beings and livestok—Part 1: General aspects,” Technical Specification, Basic Safety Publication, IEC/TS 60479-1, Edition 4.0, Jul. 2005, 122 pages.
“Information technology equipment—Safety—Part 1: General requirements,” International Standard, IEC 60950-1, Edition 2.2, May 2013, pp. 1-61, 63 pages.
“Information technology equipment—Safety—Part 1: General requirements,” International Standard, IEC 60950-1, Edition 2.2, May 2013, pp. 62-122, 61 pages.
“Information technology equipment—Safety—Part 1: General requirements,” International Standard, IEC 60950-1, Edition 2.2, May 2013, pp. 123-181, 59 pages.
“Information technology equipment—Safety—Part 1: General requirements,” International Standard, IEC 60950-1, Edition 2.2, May 2013, pp. 182-253, 72 pages.
“Information technology equipment—Safety—Part 1: General requirements,” International Standard, IEC 60950-1, Edition 2.2, May 2013, pp. 254-319, 66 pages.
“Information technology equipment—Safety—Part 1: General requirements,” International Standard, IEC 60950-1, Edition 2.2, May 2013, pp. 320-377, 58 pages.
“Information technology equipment—Safety—Part 1: General requirements,” International Standard, IEC 60950-1, Edition 2.2, May 2013, pp. 378-433, 56 pages.
“Information technology equipment—Safety—Part 1: General requirements,” International Standard, IEC 60950-1, Edition 2.2, May 2013, pp. 434-490, 57 pages.
“Information technology equipment—Safety—Part 1: General requirements,” International Standard, IEC 60950-1, Edition 2.2, May 2013, pp. 491-551, 61 pages.
“Information technology equipment—Safety—Part 1: General requirements,” International Standard, IEC 60950-1, Edition 2.2, May 2013, pp. 552-622, 71 pages.
“Information technology equipment—Safety—Part 1: General requirements,” International Standard, IEC 60950-1, Edition 2.2, May 2013, pp. 623-644, 24 pages.
“Low-voltage switchgear and controlgear—Part 1: General rules,” International Standard, Amendment 2, IEC 60947-1, Edition 5.0, Sep. 2014, pp. 1-63, 65 pages.
“Low-voltage switchgear and controlgear—Part 1: General rules,” International Standard, Amendment 2, IEC 60947-1, Edition 5.0, Sep. 2014, pp. 64-102, 41 pages.
Stephen Edelstein, “Updated 2016 Tesla Model S also gets new 75-kWhbattery option,” Internet Archive WayBack Machine, Green Car Reports, May 5, 2016, 3 pages.
Stephen S. Eaves, “Network Remote Powering using Packet Energy Transfer,” IEEE Xplore, Proceedings of IEEE International Conference on Telecommunications Energy (INTELEC) 2012, 978-1-4673-1000, Sep. 30-Oct. 4, 2012, 4 pages.
“Audio/video, information and communication technology equipment—Part 1: Safety requirements,” International Standard, IEC 62368-1, Edition 2.0, Feb. 2014, pp. 1-132, 134 pages.
“Audio/video, information and communication technology equipment—Part 1: Safety requirements,” International Standard, IEC 62368-1, Edition 2.0, Feb. 2014, pp. 133-263, 131 pages.
“Audio/video, information and communication technology equipment—Part 1: Safety requirements,” International Standard, IEC 62368-1, Edition 2.0, Feb. 2014, pp. 264-387, 124 pages.
“Audio/video, information and communication technology equipment—Part 1: Safety requirements,” International Standard, IEC 62368-1, Edition 2.0, Feb. 2014, pp. 388-508, 121 pages.
“Audio/video, information and communication technology equipment—Part 1: Safety requirements,” International Standard, IEC 62368-1, Edition 2.0, Feb. 2014, pp. 509-593, 85 pages.
“Audio/video, information and communication technology equipment—Part 1: Safety requirements,” International Standard, IEC 62368-1, Edition 2.0, Feb. 2014, pp. 594-676, 85 pages.
“National Electrical Code,” National Fire Protection Association (NFPA) 70, 2017, 881 pages.
Voltserver Inc., v. Cisco Technology, Inc., “Declaration of David A. Durfee, Ph.D.,” United States Patent and Trademark Office, PGR2021-00055, U.S. Pat. No. 10,735,105, Feb. 16, 2021, 340 pages.
David A. Durfee Ph.D., “Curriculum Vitae,” 4 pages.
Adel S. Sedra, “Microelectronic Circuits,” Sedra/Smith, Oxford University Press, Seventh Edition, 2015, 38 pages.
Charles k. Alexander, et al., “Fundamentals of Electric Circuits,” McGraw Hill Education, Indian Edition 5e, 2013, 37 pages.
Andrew S. Tanenbaum, “Computer Networks,” Prentice Hall PTR, Third Edition, 1996, 12 pages.
William Stallings, “Data and Computer Communications,” Macmillan Publishing Company, Fourth Edition, 1994, 14 pages.
B.P. Lathi, et al., “Modern Digital and Analog Communication Systems,” Oxford University Press, Fourth Edition, 2009, 15 pages.
Voltserver Inc., v. Cisco Technology, Inc., “Petition for Post Grant Review of U.S. Pat. No. 10,735,105,” United States Patent and Trademark Office, PGR2021-00055, U.S. Pat. No. 10,735,105, Feb. 16, 2021, 132 pages.
Stephen H. Hall, et al., “High-Speed Digital System Design: A handbook of Interconnect Theory and Design Practices,” , John Wiley & Sons, Inc., 2000, 55 pages.
“Understanding 802.3at, PoE Plus Standard Increases Available Power,” Microsemi, Jun. 2011, 7 pages.
“Digital Electricity Gen2 Detailed Installation Manual,” Voltserver Digital Electricity, Rev B.1, Nov. 29, 2017, 68 pages.
Berkeley Lab ETA, “Touch-Safe, High Voltage Digital Electricity Transmission using Packet Energy Transfer,” Vimeo, https://vimeo.com/172469008, Mar. 8, 2016, 8 pages.
Voltserver Inc., v. Cisco Technology, Inc., “Decision Denying Institution of Post-Grant Review,” United States Patent and Trademark Office, PGR2021-00056, U.S. Pat. No. 10,735,105 B2, Aug. 23, 2021, 18 pages.
Voltserver Inc., v. Cisco Technology, Inc., “Patent Owner's Preliminary Response to Post Grant Review Under 35 U.S.C. § 312 and 37 C.F.R. § 42.107,” United States Patent and Trademark Office, PGR2021-00056, U.S. Pat. No. 10,735,105, 2021, Jun. 2, 2021, 46 pages.
Voltserver Inc., v. Cisco Technology, Inc., “Declaration of Stephens S. Eaves,” United States Patent and Trademark Office, PGR2021-00056, U.S. Pat. No. 10,735,105, Feb. 16, 2021, 7 pages.
“Electrical—Computer Conference Proceedings,” Internet Archive WayBack Machine Search for Intelec 2012, Curran Associates, Inc., http://www.proceedings.com/electrical-computer-proceedings.html, 2012, 125 pages.
“Part VII: A Summary of Commonly Used MARC 21 Fields,” MARC, Understanding MARC, https://www.loc.gov/marc//umb/um07to10.html, retrieved from Internet Feb. 13, 2021, 17 pages.
LC Catalog-Browse, https://catalog.loc.gov/vwebv/searchBrowse, retrieved from the Internet Feb. 12, 2021, 1 page.
“International Telecommunications Energy Conference: [proceedings] (Marc Tags),” Library Catalog, https://catalog.loc.gov/vwebv/staffView?searchId=3877&recPointer=0&recCount=25&searchType=1&bibld=11348322, retrieved from the Internet Feb. 12, 2021, 3 pages.
Voltserver Inc., v. Cisco Technology, Inc., “Petition for Post Grant Review of U.S. Pat. No. 10,735,105,” United States Patent and Trademark Office, PGR2021-00056, U.S. Pat. No. 10,735,105, Feb. 16, 2021, 116 pages.
“International Telecommunications Energy Conference: [proceedings] (Full Record),” Library Catalog, https://catalog.loc.gov/vwebv/holdingsInfo?searchId=3810&recPointer=0&recCount=25&searchType=1&bibld=11348322, retrieved from the Internet Feb. 12, 2021, 4 pages.
https://www.fischerconnectors.com/us/en/products/fiberoptic.
http://www.strantech.com/products/tfoca-genx-hybrid-2x2-fiber-optic-copper-connector/.
http://www.qpcfiber.com/product/connectors/e-link-hybrid-connector/.
https://www.lumentum.com/sites/default/files/technical-library-items/poweroverfiber-tn-pv-ae_0.pdf.
“Network Remote Power Using Packet Energy Transfer”, Eaves et al., www.voltserver.com, Sep. 2012.
Product Overview, “Pluribus VirtualWire Solution”, Pluribus Networks, PN-PO-VWS-05818, https://www.pluribusnetworks.com/assets/Pluribus-VirtualWire-PO-50918.pdf, May 2018, 5 pages.
Implementation Guide, “Virtual Chassis Technology Best Practices”, Juniper Networks, 8010018-009-EN, Jan. 2016, https://wwwjuniper.net/us/en/local/pdf/implementation-guides/8010018-en.pdf, 29 pages.
Yencheck, Thermal Modeling of Portable Power Cables, 1993.
Zhang, Machine Learning-Based Temperature Prediction for Runtime Thermal Management across System Components, Mar. 2016.
Data Center Power Equipment Thermal Guidelines and Best Practices.
Dynamic Thermal Rating of Substation Terminal Equipment by Rambabu Adapa, 2004.
Chen, Real-Time Termperature Estimation for Power MOSEFETs Conidering Thermal Aging Effects:, IEEE Trnasactions on Device and Materials Reliability, vol. 14, No. 1, Mar. 2014.
Petition for Post Grant Review of U.S. Pat. No. 10,735,105 [Public], filed Feb. 16, 2021, PGR 2021-00055.
Petition for Post Grant Review of U.S. Pat. No. 10,735,105 [Public], filed Feb. 16, 2021, PGR 2021-00056.
Eaves, S. S., Network Remote Powering Using Packet Energy Transfer, Proceedings of IEEE International Conference on Telecommunications Energy (INTELEC) 2012, Scottsdale, AZ, Sep. 30-Oct. 4, 2012 (IEEE 2012) (EavesIEEE).
Edelstein S., Updated 2016 Tesla Model S also gets new 75-kWhbattery option, (Jun. 19, 2016), archived Jun. 19, 2016 by Internet Archive Wayback machine at https://web.archive.org/web/20160619001148/https://www.greencarreports.com/news/1103 782_updated-2016-tesla-model-s-also-gets-new-7 5-kwh-battery-option (“Edelstein”).
NFPA 70 National Electrical Code, 2017 Edition (NEC).
International Standard IEC 62368-1 Edition 2.0 (2014), ISBN 978-2-8322-1405-3 (“IEC-62368”).
International Standard IEC/TS 60479-1 Edition 4.0 (2005), ISBN 2-8318-8096-3 (“IEC-60479”).
International Standard IEC 60950-1 Edition 2.2 (2013), ISBN 978-2-8322-0820-5 (“IEC-60950”).
International Standard IEC 60947-1 Edition 5.0 (2014), ISBN 978-2-8322-1798-6 (“IEC-60947”).
Tanenbaum, A. S., Computer Networks, Third Edition (1996) (“Tanenbaum”).
Stallings, W., Data and Computer Communications, Fourth Edition ( 1994) (“Stallings”).
Alexander, C. K., Fundamentals of Electric Circuits, Indian Edition (2013) (“Alexander”).
Hall, S. H., High-Speed Digital System Design, A Handbook of Interconnect Theory and Design Practices (2000) (“Hall”).
Sedra, A. S., Microelectronic Circuits, Seventh Edition (2014) (“Sedra”).
Lathi, B. P., Modem Digital and Analog Communication Systems, Fourth Edition (2009) (“Lathi”).
Understanding 802.3at PoE Plus Standard Increases Available Power (Jun. 2011) (“Microsemi”).
Jingquan Chen et al: “Buck-boost PWM converters having two independently controlled switches”, 32nd Annual IEEE Power Electronics Specialists Conference. PESC 2001. Conference Proceedings, Vancouver, Canada, Jun. 17-21, 2001; [Annual Power Electronics Specialists Conference], New York, NY: IEEE, US, vol. 2,Jun. 17, 2001 (Jun. 17, 2001), pp. 736-741, XP010559317, DOI: 10.1109/PESC.2001.954206, ISBN 978-0-7803-7067-8 paragraph [SectionII]; figure 3.
Cheng K W E et al: “Constant Frequency, Two-Stage Quasiresonant Convertor”, IEE Proceedings B. Electrical Power Applications, 1271980 1, vol. 139, No. 3, May 1, 1992 (May 1, 1992), pp. 227-237, XP000292493, the whole document.
English Translation of the Second Office Action in counterpart to Chinese Application No. 202080018474.2, mailed Jun. 25, 2023, 11 pages.
English Translation of the Third Office Action in counterpart Chinese Application No. 202080018474.2, mailed Dec. 22, 2023, 13 pages.
Muralidhara, N., “Designing Polyphase Code for Digital Pulse Compression for Surveillance Radar,” IEEE Xplore, 2017 2nd International Conference on Computing and Communications Technologies (ICCCT), Feb. 23-24, 2017, 5 pages.
Search Report as part of Notice of Registration for Chinese Application No. 202080018474.2, dated Mar. 13, 2024, 10 Pages.
Yuxiang Y., et al., “Design of Cable Open Circuit Fault Detection System Based on Single End Pulse Method”, China New Telecommunications, China Academic Journal Electronic Publishing House, http://www.cnki.net, Issue 23, Dec. 5, 2017, 10 Pages.
Related Publications (1)
Number Date Country
20220116238 A1 Apr 2022 US
Provisional Applications (1)
Number Date Country
62817813 Mar 2019 US
Continuations (1)
Number Date Country
Parent 16380954 Apr 2019 US
Child 17560424 US