Number | Name | Date | Kind |
---|---|---|---|
5313501 | Thacker | May 1994 | |
5489864 | Ashuri | Feb 1996 | |
5663767 | Rumreich et al. | Sep 1997 | |
5901190 | Lee | May 1999 |
Entry |
---|
T. Saeki et al. "A 2.5ns Clock Access 250Mhz, 256Mb SDRAM with Synchronous Mirror Delay", IEEE Journal of Solid State Circuits, vol. 31, No. 11, Nov. 1996, pp. 1656-1664. |
T. Yamad et al. "Capacitive Coupled Bus with Negative Delay Circuit for High Speed and Low Power (10GB)s<500mw) Synchronous DRAM)" Digest of Papers for IEEE Symposium on VLSI Circuits, 1996, pp. 112-113. |