This application claims priority to French Application for Patent No. 1354189 filed May 7, 2013, the disclosure of which is incorporated by reference.
The present disclosure relates to a system comprising several digital image acquisition devices, and in particular concerns synchronizing image acquisition devices with respect to one another in such a system.
Systems comprising several image acquisition devices, for example, digital cameras, arranged to observe a same scene under different angles, or different portions of an extensive scene, have already been provided. In certain applications, it is desired to be able to synchronize image acquisition devices with one another, for example, so that integration periods of image sensors of different devices start and end at the same times. Usual synchronization solutions however raise various issues.
Thus, an embodiment provides a system comprising at least two image acquisition devices, each comprising: a circuit for providing a primary clock signal; and a frequency synthesizing circuit capable of generating at least one secondary clock signal from said primary clock signal, the frequency synthesizing circuit comprising at least one fractional phase-locked loop.
According to an embodiment, the system further comprises a circuit for providing a first periodic synchronization signal.
According to an embodiment, each device further comprises a circuit for controlling the fractional value of the fractional phase-locked loop of its frequency synthesizing circuit, with the relative position of a second periodic synchronization signal, internal to said device, with respect to the first synchronization signal.
According to an embodiment, in each device, the period of the second synchronization signal is a multiple of the period of the secondary clock signal generated by the frequency synthesizing circuit of the device.
According to an embodiment, the circuit for providing the first synchronization signal is connected to the devices by wire connection.
According to an embodiment, the circuit for providing the first synchronization signal is connected to the devices by wireless connection.
According to an embodiment, in each device, the circuit for providing the primary clock signal of the device comprises a crystal oscillator.
According to an embodiment, the system further comprises a circuit for controlling the devices.
Another embodiment provides a method for synchronizing a system comprising at least two image acquisition devices, each device comprising a circuit for providing a primary clock signal, and a frequency synthesizing circuit capable of generating at least one secondary clock signal from the primary clock signal, the frequency synthesizing circuit comprising at least one fractional phase-locked loop, the method comprising: transmitting a first periodic synchronization signal to the devices; and in each device, controlling the fractional value of the fractional phase-locked loop of the frequency synthesizing circuit of the device with the relative position of a second periodic synchronization signal, internal to the device, with respect to the first synchronization signal.
According to an embodiment, in each device, the period of the second synchronization signal internal to the device is a multiple of the period of the secondary clock signal generated by the frequency synthesizing circuit of the device.
The foregoing and other features and advantages will be discussed in detail in the following non-limiting description of specific embodiments in connection with the accompanying drawings wherein:
For clarity, the same elements have been designated with the same reference numerals in the different drawings. Further, only those elements which are useful to the understanding of the embodiments which will be described have been shown and will be detailed. In particular, among the various elements comprised in an image acquisition device, only those elements capable of taking part in the synchronization of this device with other devices will be detailed. As concerns the other elements of an image acquisition device (image sensor, signal processing unit, image output interface, etc.), the described embodiments are compatible with usual components of an image acquisition device. Further, what use is made of the images acquired by the different image acquisition devices has not been detailed either, such a use being here again compatible with current uses of the images acquired by multiple-sensor systems (motor vehicle driver assist system, security, industrial optical inspection, etc.).
System 100 of
The images acquired by devices 101i may be provided to an external device, not shown, to be recorded, concatenated, analyzed, etc.
Thus, in system 100 of
To limit the time drift of the operating cycles of devices 101i with respect to one another, it may be provided to periodically reset or restart devices 101i via control circuit 107. However, this compels to regularly interrupt the image acquisition, which may be a problem in certain applications.
A difference with the system of
Each device 201i comprises, as in the example of
System 200 of
Thus, in system 200 of
According to an aspect of the embodiment of
According to another aspect of the embodiment of
Each device 301i comprises a circuit 311i capable of measuring the relative time position of a periodic synchronization signal internal to the device, with respect to the external synchronization signal originating from circuit 303. The internal synchronization signal may coincide (time wise) with a selected event of the cycle of image acquisition by device 301i, for example, a beginning or end time of an integration period of the image sensor. More generally, any periodic signal having its frequency correlated to the frequency of a secondary clock signal of device 301i, generated by frequency synthesizer 305i, may be used as an internal synchronization signal. Circuit 311i is further capable of dynamically modifying the fractional value of the PLL of frequency synthesizer 305i, in reaction to the possible detection of a possible time drift of the internal synchronization signal with respect to the external synchronization signal, to correct this drift. For this purpose, circuit 311i for example comprises a digital locked loop DLL receiving the two synchronization signals (internal and external), and acting on the fractional value of the PLL of circuit 305i, according to the time drift measured between the internal synchronization signal and the external synchronization signal. The programming of frequency synthesizing circuit 305i is thus controlled by the measurement of the time drift between the internal and external synchronization signals provided to circuit 311i, to block this drift. As an example, circuit 311i uses the programming of frequency synthesizing circuit 305i to have the frequency of the internal synchronization signal or a multiple of this frequency coincide with the frequency of the external synchronization signal.
System 300 of
An advantage of the embodiment of
Another advantage of the embodiment of
Specific embodiments have been described. Various alterations, modifications, and improvements will occur to those skilled in the art. In particular, the provided embodiments are not limited to the examples shown in the drawings of systems comprising two image acquisition devices. It will be within the abilities of those skilled in the art to implement the desired operation in systems comprising a number of image acquisition devices greater than two.
Such alterations, modifications, and improvements are intended to be part of this disclosure, and are intended to be within the spirit and the scope of the present invention. Accordingly, the foregoing description is by way of example only and is not intended to be limiting. The present invention is limited only as defined in the following claims and the equivalents thereto.
Number | Date | Country | Kind |
---|---|---|---|
13 54189 | May 2013 | FR | national |
Number | Name | Date | Kind |
---|---|---|---|
5444546 | Fujimoto | Aug 1995 | A |
7046977 | Khlat et al. | May 2006 | B2 |
7061450 | Bright et al. | Jun 2006 | B2 |
7679454 | Kuan et al. | Mar 2010 | B2 |
7728634 | De Rijk et al. | Jun 2010 | B2 |
7889239 | Nakajima | Feb 2011 | B2 |
7898342 | Jasniewicz et al. | Mar 2011 | B2 |
8605846 | Felder et al. | Dec 2013 | B2 |
8633746 | Norimatsu et al. | Jan 2014 | B2 |
8736700 | Cote et al. | May 2014 | B2 |
20020041335 | Taraci et al. | Apr 2002 | A1 |
20050174435 | Nakajima | Aug 2005 | A1 |
20050216780 | Sung et al. | Sep 2005 | A1 |
20070097224 | Haneda | May 2007 | A1 |
20080174347 | Oshima | Jul 2008 | A1 |
20110157317 | Kamiya et al. | Jun 2011 | A1 |
20140062537 | Kitsukawa et al. | Mar 2014 | A1 |
Number | Date | Country |
---|---|---|
WO-2004017544 | Feb 2004 | WO |
Entry |
---|
INPI Search Report and Written Opinion for FR 1354189 mailed Jan. 15, 2014 (9 pages). |
Guang-Jun Xie et al: “An All-Digital PLL for Video Pixel Clock Regeneration Applications”, Computer Science and Information Engineering, 2009 WRI World Congress on, IEEE, Piscataway, NJ, USA. |
Calbaza D E et al: “An ADPLL circuit using a DDPS for Genlock applications”, Proceedings/2004 IEEE International Symposium on Circuits and Systems : May 23-26 2004. |
Number | Date | Country | |
---|---|---|---|
20140333834 A1 | Nov 2014 | US |