IEEE Standards Board. IEEE Standard 1164-1993. IEEE Standard Multivalue Logic System for VHDL Model Interoperability (Std_logic_1164). Approved Mar. 18, 1993.* |
IEEE Standards Board. IEEE Standard 1076-1993. IEEE Standard VHDL Language Reference Manual. Approved Sep. 15, 1993.* |
Rozon, C. “On the Use of VHDL as a Multi-ValuedLogic Simulator”, Proceedings, 26th International Symposium on Multiple-Valued Logic, 1996. May 29-31, 1996. pp. 110-115.* |
Ubar, R. “Multi-Valued Simulation of Digital Circuits”, 1997 21st International Conference on Microelectronics. Sep. 14-17, 1997. vol. 2, pp. 721-724.* |
Tay, J.C. et al. “CSL. (Part I). Modelling General N-ary, Logical CSPs”. Proceedings, Ninth IEEE International Conference on Tools with Artifical intelligence, 1997. Nov. 3-8, 1997. pp. 414-421.* |
Tay, J.C. et al. “CSL. (Part II). A Compiler for LCSP”. Proceedings, Ninth IEEE International Conference on Tools with Artificial intelligence, 1997. Nov. 3-8, 1997.* |
Werner, W. and W. Minnick. “User Requirements for Digital Design Verification Simulators”, Annual ACM IEEE Design Automation Conference: Proceedings of the Symposium on Design Automation and Microprocessors. 1977. pp. 36-43.* |
Woods, S. et al. “Gate-Level Simulation of Digital Circuits Using Multi-Valued Boolean Algebras”. Digest of Technical Papers, 1995 IEEE/ACM International Conference on Computer-Aided Design. Nov. 5-9, 1995. pp. 413-419.* |
U.S. Pat. App. “Method and Apparatus for a Monitor that Detects and Reports a Status Event to a Database.” Inventors: Webber, et al., Ser. No. 09/406,017, filed on Sep. 24, 1999. |
U.S. Patent App. “Method and Apparatus that Reports Multiple Microprocessor Events with a Single Monitor.” Inventors: Webber, et al., Ser. No. 09/406,016, filed on Sep. 24, 1999. |