Claims
- 1-16. (Canceled).
- 17. A method of generating multiple synthesized clocks, the method comprising:
receiving a reference signal; generating a plurality of signals that are frequency locked to the reference signal and that have a plurality of different phases; assigning a relative weighting to the plurality of signals to form a plurality of weighted signals; and combining the weighted signals to form a first output signal, wherein the relative weighting determines an output phase of the first output signal.
- 18. The method of claim 17, further comprising:
assigning a second relative weighting to the plurality of signals to form a second plurality of weighted signals; and combining the second weighted signals to form a second output signal, wherein the second relative weighting determines an output phase of the second output signal.
- 19. The method of claim 18, wherein said output phase of said second output signal is different from said output phase of said first output signal.
- 20. The method of claim 17, wherein generating the plurality of signals includes:
receiving a feedback signal; comparing a first frequency of the reference signal and a second frequency of the feedback signal; generating an error signal based on a difference between the first frequency and the second frequency; low pass filtering the error signal to remove high frequency noise; generating an output signal having a frequency based on a voltage of the error signal; and feeding back the output signal to provide the feedback signal.
- 21. The method of claim 20, further including dividing the frequency of the output signal by a divisor to provide the second frequency of the feedback signal.
- 22. The method of claim 17, wherein generating the plurality of signals is performed using a plurality of delay buffers.
- 23. The method of claim 17, wherein generating the plurality of signals is performed using eight delay buffers.
- 24. The method of claim 17, further comprising controlling a difference between phase states of the first output signal.
- 25. The method of claim 24, wherein controlling the difference between the phase states of the first output signal is performed based on a parts per million count signal.
- 26. The method of claim 25, further comprising:
assigning a second relative weighting to the plurality of signals to form a second plurality of weighted signals; and combining the second weighted signals to form a second output signal, wherein the second relative weighting determines an output phase of the second output signal; controlling a difference between phase states of the second output signal based on a second parts per million count signal.
- 27. The method of claim 17, wherein generating the plurality of signals includes generating the plurality of signals that are frequency locked to the reference signal and that have eight different phases, and combining the weighted signals includes combining the weighted signals to form the first output signal having sixty four different phases.
- 28. The method of claim 17, wherein generating the plurality of signals includes generating the plurality of signals that are frequency locked to the reference signal and that have eight different phases, and combining the weighted signals includes combining the weighted signals to form the first output signal having 128 different phases.
- 29. A system comprising:
a phase locked loop circuit configured to generate a plurality of signals that are frequency locked to a reference signal and that have a plurality of different phases; and a phase rotator coupled to the phase locked loop circuit to provide an output signal having a phase based on the plurality of signals.
- 30. The system of claim 29, further comprising an additional phase rotator coupled to the phase locked loop circuit to provide another output signal having a phase based on the plurality of signals.
- 31. The system of claim 29, wherein the phase locked loop circuit further comprises:
a phase detector to receive the reference signal; a charge pump coupled to an output of the phase detector; a low pass filter coupled to an output of the charge pump; a voltage controlled oscillator circuit coupled to an output of the low pass filter; a divider circuit coupled to an output of said voltage controlled oscillator circuit to provide a feedback signal to the phase detector.
- 32. The system of claim 31, wherein the voltage controlled oscillator circuit further comprises a plurality of delay buffers configured to generate the plurality of signals having the plurality of phases.
- 33. The system of claim 32, wherein the voltage controlled oscillator circuit includes eight delay cells.
- 34. The system of claim 31, wherein a voltage controlled oscillator frequency is a multiple of a frequency of the reference signal, and the divider circuit determines the multiple.
- 35. The system of claim 29, wherein the phase rotator is coupled to a logic control unit, wherein the logic control unit controls a rotation speed of the phase rotator.
- 36. The system of claim 35, wherein the logic control unit includes:
a logic control circuit; a counter to receive bit counts from the logic control circuit; a decoder coupled to the counter to decode the bit counts to provide an output count; a latch coupled to the decoder and the phase rotator, wherein the latch detects the output count and provides the output count to the phase rotator.
- 37. The system of claim 36, wherein the logic control circuit is coupled to a parts per million (“PPM”) input terminal, wherein the PPM input terminal supplies a PPM input count to the logic control circuit including:
a count accumulator, wherein the count accumulator supplies the bit counts to the counter; and a sign latch to increase or decrease the bit counts.
- 38. The system of claim 37, further comprising an additional phase rotator coupled to the phase locked loop circuit to provide another output signal having a phase based on the plurality of signals, and the additional phase rotator is coupled to an additional logic control circuit coupled to another PPM input terminal.
- 39. The system of claim 36, wherein the counter is a six bit counter.
- 40. The system of claim 36, wherein the decoder decodes six bits of data to provide sixty four bits of data.
- 41. The system of claim 29, wherein the phase rotator provides sixty four phases based on eight phases provided by the phase locked loop circuit.
- 42. The system of claim 29, wherein the phase rotator provides 128 phases based on eight phases provided by the phase locked loop circuit.
RELATED APPLICATIONS
[0001] This application claims priority to the U.S. Provisional Application No. 60/368,557, filed Apr. 1, 2002, titled “Multiple Synthesized Clocks with Fractional PPM Control from a Single Clock Source”, which is incorporated herein by reference in its entirety.
[0002] This application is also related to the following non-provisional application, which is filed on the same date as the present application, and is herein incorporated-by-reference in its entirety: “Low Jitter Phase Rotator”, Attorney Docket No. 1875.2370000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60368557 |
Apr 2002 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10131034 |
Apr 2002 |
US |
Child |
10866754 |
Jun 2004 |
US |