Claims
- 1. A communications and control system comprising:
a bus having a signal conductor; a transceiver electrically connected to the bus for transmitting and receiving an electrical signal through the signal conductor; and a controller operable with the bus for controlling power and data delivered thereto, the controller providing the electrical signal to the transceiver through the signal conductor as a pulsed waveform having a plurality of voltage pulses separated by a time slot, wherein power is delivered with each voltage pulse and absent during the time slot, the controller operable for providing data to the transceiver through a pulse width modulation of the pulsed waveform, wherein the transceiver transmits data to the signal conductor of the bus during the time slot as a logical bit for reading by the controller, thus transmitting data to and receiving data from the transceiver through the one signal conductor of the bus through which power is delivered.
- 2. A system according to claim 1, further comprising at least one of an input device and output device operable with the transceiver.
- 3. A system according to claim 1, further comprising a power supply operable with the controller for providing sufficient power for operating the transceiver.
- 4. A system according to claim 1, further comprising a computer for programming at least one of the controller and the transceiver, and monitoring the data transmitted and received thereby.
- 5. A system according to claim 1, wherein the transceiver comprises a plurality of transceivers.
- 6. A system according to claim 1, wherein the transceiver comprises:
a processor operable with an input/output device for providing an electrical signal indicative of a condition communicated to and received from the input/output device; a current transmitting circuit responsive to the electrical signal for providing a current source for the logical bit; and a storage capacitor for distributing power to the processor and to the current transmitter circuit.
- 7. A system according to claim 6, wherein the processor comprises a microprocessor.
- 8. A system according to claim 1, wherein the controller comprises a power switch including a first semiconductor switch operable for enabling power to the bus, and a second semiconductor switch operable for controlling a time width of a voltage pulse forming the voltage waveform.
- 9. A system according to claim 8, wherein the first and second semiconductor switches comprise a MOSFET switch.
- 10. A system according to claim 1, wherein the logical bit formed within the time slot comprises a pulse width signal voltage having at least one of a first width representing a logical one and a second width representing a logical zero.
- 11. A system according to claim 1, wherein the controller comprises a data communications port for operation with a computer.
- 12. A system according to claim 11, wherein the data communications port comprises an RS-232 port.
- 13. A system according to claim 1, wherein the conductor comprises a wire.
- 14. A communications and control system comprising:
a single conductor; a controller for controlling power and data delivered to the single conductor connected thereto, the controller operable with a power supply for providing a pulsed waveform having a plurality of voltage pulses separated by a time slot, wherein power is delivered with each voltage pulse and absent during the time slot; and a transceiver electrically connected to the single conductor for transmitting and receiving an electrical signal therewith, wherein the controller is operable for providing data to the transceiver through a pulse width modulation of the pulsed waveform, and wherein the transceiver transmits data to the controller through the single conductor during the time slot as a logical bit for reading by the controller, thus transmitting data to and receiving data from the transceiver through the single conductor through which power is delivered.
- 15. A system according to claim 14, further comprising at least one of an input device and output device operable with the transceiver.
- 16. A system according to claim 14, further comprising a computer for programming at least one of the controller and the transceiver, and monitoring the data transmitted and received thereby.
- 17. A system according to claim 14, wherein the transceiver comprises a plurality of transceivers.
- 18. A system according to claim 14, wherein the transceiver comprises:
a processor; a current transmitting circuit operable with the processor; and a charging element for distributing power to the processor and to the current transmitting circuit.
- 19. A system according to claim 14, wherein the controller comprises a power switch for enabling power to the bus and controlling a time width of a voltage pulse forming the voltage waveform.
- 20. A system according to claim 14, wherein the logical bit formed within the time slot comprises a pulse width signal voltage having at least one of a first width representing a logical one and a second width representing a logical zero.
- 21. A method of transmitting data and power with a single conductor, the method comprising:
providing a transceiver for transmitting and receiving an electrical signal; electrically connecting the transceiver to a single conductor; providing a controller for communicating with the transceiver through the single conductor; providing the electrical signal from the controller to the single conductor as a pulsed waveform having a plurality of voltage pulses separated by a time slot, wherein power is delivered with each voltage pulse and absent during the time slot; pulse width modulating the waveform for transmitting data from the controller to the transceiver; and transmitting data from the transceiver to the controller through the single conductor during the time slot as a logical bit for reading by the controller, thus transmitting data to and receiving data from the transceiver through the single conductor of the bus through which power is delivered.
- 22. A method according to claim 21, further comprising at least one of inputting and outputting an electrical signal from an input/output device operable with the transceiver.
- 23. A method according to claim 21, further comprising providing a power supply operable with the controller for providing sufficient power for operating the transceiver.
- 24. A method according to claim 21, further comprising programming at least one of the controller and the transceiver from a computer operable with the controller, and monitoring the data transmitted and received thereby.
- 25. A method according to claim 21, wherein a plurality of transceivers is connected to the single conductor.
- 26. A method according to claim 21, wherein the transmitting and receiving the electrical signal by the transceiver comprises:
processing a signal received from an input/output device for providing an electrical signal indicative of a condition communicated to and received from the input/output device; transmitting an electrical current responsive to the electrical signal for providing a current source for theological bit; and distributing stored power for the processing and transmitting.
- 27. A method according to claim 21, wherein the transmitting of data during the time slot comprises forming the logical bit as a pulse width signal voltage having at least one of a first width representing a logical one and a second width representing a logical zero.
- 28. A method of communicating and controlling a system through a single conductor, the method comprising:
providing power to a single conductor as a voltage waveform having a pulsed operating voltage separated by a time slot wherein power is not applied to the bus during the time slot; pulse width modulating the waveform such that a first pulse width represents a logical one and a second pulse width represent a logical zero; connecting a transceiver to the single conductor for receiving the voltage waveform therefrom for powering thereof and receiving data therefrom; transmitting data from the transceiver during the time slot as a logical bit for reading thereof, the pulse width modulating of the waveform transmitting data to the transceiver and the logical bit data within the time slot receiving from the transceiver each through the single conductor through which power is delivered to the transceiver.
- 29. A method according to claim 28, further comprising comparing the width of the power pulse to the width of the time slot, wherein a power pulse width equal to the time slot width represents a first logical bit value, and the power pulse width unequal to the time slot width represents a second logical bit value.
- 30. A method according to claim 28, wherein the transmitting and receiving of data comprises:
transmitting a multiple bit scheme, wherein a single low bit indicates a start bit; transmitting a plurality of data bits following the start bit; and transmitting a final bit representative of one of a data bit and an address bit.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application incorporates by reference and claims priority to Provisional Application Ser. No. 60/169,575 for “EPLEX MULTIPLEX BUS” having filing date Dec. 8, 1999 and commonly owned with the instant application.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60169575 |
Dec 1999 |
US |