Claims
- 1. A multiplexer circuit for selecting signals from a plurality of input terminals to an output terminal responsive to signals on at least one control terminal, said circuit comprising
- a plurality of inverters, each inverter having an input node, an output node and means for enabling said inverter, each input node connected to input terminal, said inverters including first and second inverters switching at different voltage levels on an input node;
- logic means connected to said at least one control terminal and to said enabling means of each inverter for selecting one of said inverters responsive to signals on said at least one control terminal;
- an output inverter having an input node connected to said inverter output nodes;
- whereby said multiplexer selects signals operating at different logic levels from said input terminals to said output terminal.
- 2. The multiplexer circuit as in claim 1 wherein said input nodes of said first and second inverters are connected to a first input terminal and said multiplexer has a plurality of control terminals whereby said multiplexer can select signals operating at different logic levels on said first input terminal responsive to signals on said control terminals.
- 3. The multiplexer circuit as in claim 1 wherein said output inverter generates at said output terminal signals operating at a different logic level from logic levels of signals at said input terminals.
- 4. The multiplexer circuit as in claim 1 wherein each inverter comprises two NMOS and two PMOS transistors having source/drain electrodes connected in series, an output node between said NMOS transistors and said PMOS transistors, a first NMOS transistor and a first PMOS transistor having gate electrodes forming an input node connected to an input terminal, and a second NMOS transistor and a second PMOS transistor having gate electrodes connected to said logic means for enabling said inverter.
- 5. The multiplexer circuit as in claim 1 wherein each inverter comprises a Schmitt trigger circuit.
- 6. The multiplexer circuit as in claim 4 wherein the parameters of said two NMOS and two PMOS transistors of each inverter are determined to set switching voltage levels for said inverter.
- 7. The multiplexer circuit as in claim 6 wherein said inverters operate between a first and second voltage supply to determine the output voltage swing of said inverters at each inverter output node and said output inverter operates between a third and fourth voltage supply to determine the output voltage swing of said output inverter at said output terminal, said output voltage swing of said inverters being different from said output voltage swing of said output inverter.
- 8. A multiplexer circuit for selecting signals from a plurality of input terminals operating at a first set of logic levels to an output terminal operating at a second set of logic levels responsive to signals on at least one control terminal, said circuit comprising
- a plurality of MOS transistors, each transistor having a first source/drain electrode connected to an input terminal, a second source/drain electrode and a gate electrode;
- logic means connected to a gate electrode of each MOS transistor for turning on one of said MOS transistors responsive to signals on said at least one control terminal, said logic means operating at said first set of logic levels;
- a first inverter having an input node connected to said second source/drain electrodes of said MOS transistors, and an output node, said first inverter having a switching point approximately at the midpoint of voltages passed by said MOS transistors to said input node, and said output node of first inverter operating at said second set of logic levels;
- a second inverter having an input node connected to said output node of said first inverter and an output node connected to said output terminal, said second inverter having a switching point approximately one-half the voltage swing of said second set of logic levels and said output node of second inverter operating at said second set of logic levels.
- 9. The multiplexer circuit as in claim 8 further comprising a PMOS transistor having a source electrode connected to a first power supply, a drain electrode connected to said input node of said first inverter and a gate electrode connected to said output node of said first inverter whereby said PMOS transistor helps pull up a signal from a selected input terminal toward a voltage of said first power supply.
- 10. The multiplexer circuit as in claim 9 wherein said MOS transistors comprise NMOS transistors.
Parent Case Info
This is a Division of Application Ser. No. 08/078,692 filed Jun. 17, 1993, which is a Division of application Ser. No. 07/718,677 filed Jun. 21, 1991 , which issued as U.S. Pat. No. 5,221,865.
US Referenced Citations (5)
Divisions (2)
|
Number |
Date |
Country |
Parent |
78692 |
Jun 1993 |
|
Parent |
718677 |
Jun 1991 |
|