The present invention relates to a multiplier for multiplying a first signal by a second signal. The present invention also relates to a mixer for a receiver including such a multiplier and to a receiver including such a mixer. The present invention further relates to a modulator including such a multiplier and to a transmitter including such a modulator. The present invention also relates to methods of designing and making such a multiplier.
IQ (in-phase/quadrature) modulation is a method commonly used to carry data on a carrier signal. It involves two orthogonal (I and Q) baseband signals modulating respective mixers driven by quadrature Local Oscillator (RF carrier) signals. The outputs of the modulators are summed to provide a single-sideband modulated radio frequency (RF) signal. Constant-envelope modulation schemes are those in which the baseband IQ signals are purely phase or frequency modulated (e.g. FSK, GMSK etc.), without any amplitude modulation. As such, the analogue baseband IQ signals that are input to the IQ modulator are of constant amplitude.
A typical IQ modulation architecture is illustrated in
In practice, known IQ modulators suffer from imperfections, which result in the inclusion of unwanted components in the output spectra. In particular, the following unwanted components can arise:
(i) carrier (FCARRIER or FRF) caused by DC offsets;
(ii) “Image” (FLSB or FIMAGE) caused by IQ gain and phase imbalances; and
(iii) third-harmonic-distortion (F3LSB) caused by modulator input distortion.
The third harmonic distortion component is measured in decibels relative to the wanted component (FUSB) and is spaced below the carrier frequency FRF by three times the spacing Fbb between the carrier frequency FRF and the wanted component FUSB.
Considering further the third-harmonic distortion (known as “HD3”), this may be reduced by linearising the transconductance gain within the Gilbert cell of the conventional modulation architecture. Several linearization techniques exist, the most common of which in CMOS IC designs are resistive degeneration and increasing gate overdrive voltage. Other linearization techniques such as “feed-forward” and “pre-distortion” can achieve linearity improvements but at the cost of additional power consumption.
According to a first aspect of the invention, there is provided a multiplier for multiplying a first alternating signal of substantially constant amplitude by a second signal, comprising a transconductance stage for converting the first signal to a differential current and a current steering stage for steering the differential current in accordance with the second signal, the transconductance stage comprising a plurality of offset pairs of transistors with the inputs of the offset pairs being connected in parallel and the outputs of the offset pairs being connected in parallel, the relative gains of the transistors of each pair being such that a minimum in third harmonic distortion occurs substantially at the amplitude of the first signal.
The term “offset pair” as used herein refers to a differential stage comprising first and second limbs, each of which comprises one transistor or a plurality of transistors connected in parallel. The common terminals of the transistors are connected together and receive a substantially constant “tail” current, where the common terminals comprise emitters of bipolar junction transistors or sources of field effect transistors. The first and second limbs provide different gains.
The transistors may be metal oxide silicon transistors, such as complementary metal oxide silicon transistors.
The first signal may be a sine wave of substantially constant peak-to-peak amplitude.
The second signal may be an alternating signal, such as a sine wave. The second signal may be of substantially constant amplitude.
The offset pairs may be substantially identical to each other.
The offset pairs may have identical tail currents.
Each of the offset pairs may comprise a first transistor and a compound transistor arranged as a differential pair, the compound transistor comprising m second transistors connected in parallel with each other, where m is selected to provide the minimum in third harmonic distortion and each of the second transistors is substantially identical to the first transistor.
The plurality of offset pairs may comprise two offset pairs with the output of the transistor of higher gain of each of the pairs being connected to the output of the transistor of lower gain of the other of the pairs.
The current steering stage may comprise a current switching stage. The current switching stage may comprise two pairs of cross-coupled transistors.
At least one of the first and second signals may be a radio frequency signal.
According to a second aspect of the invention, there is provided a mixer for a receiver, comprising a multiplier according to the first aspect of the invention.
According to a third aspect of the invention, there is provided a receiver comprising a mixer according to the second aspect of the invention.
According to a fourth aspect of the invention, there is provided a modulator comprising a first multiplier according to the first aspect of the invention.
The first signal may be an information-carrying signal and the second signal maybe a carrier wave. The first signal may be a frequency and/or phase modulated signal.
The modulator may comprise a second multiplier according to the first aspect of the invention cooperating with the first multiplier to form a single sideband suppressed carrier modulator.
According to a fifth aspect of the invention, there is provided a transmitter comprising a modulator according to the fourth aspect of the invention.
According to a sixth aspect of the invention, there is provided a method of designing a multiplier according to the first aspect of the invention, comprising specifying the constant amplitude, simulating operation of the multiplier for a plurality of values of the relative gains to determine the harmonic distortion, and selecting a relative gain value corresponding to a third harmonic distortion value at or adjacent a minimum in the third harmonic distortion characteristic.
According to a seventh aspect of the invention, there is provided a method of making a multiplier, comprising performing a method according to the sixth aspect of the invention to provide a design for the multiplier and manufacturing the multiplier in accordance with the design.
It is thus possible to provide a technique which allows linearization of a transconductance stage, such as a CMOS transconductance stage, without requiring any additional power consumption. In particular, third harmonic distortion may be greatly reduced. Although a null occurs in the third harmonic distortion characteristic so that theoretically the third harmonic distortion component may be eliminated, in practice the attenuation at the null is finite. However, very high values of attenuation may be achieved so that the third harmonic distortion component may be greatly attenuated to the point where, in many applications, it is effectively no longer significant or even present.
These techniques require a first alternating signal of substantially constant and known amplitude. It is possible to use these techniques for any multiplier where this is the case and an example of such an application is in a wireless transmitter operating a constant envelope modulation scheme. In such an application, output modulated third harmonic distortion induced RF spurious levels may be nulled or attenuated to such a degree that they are no longer an issue.
It is also possible to use these techniques in a mixer of a radio frequency receiver, provided the input signal can be maintained at a substantially constant and known amplitude. For example, this may be achieved by applying automatic gain control techniques ahead of a mixer of the receiver incorporating such a multiplier.
The invention will be further described, by way of example, with reference to the accompanying drawings, in which:
B. Gilbert, “The Multi-tanh Principle: A Tutorial Overview,” IEEE Journal of Solid-State Circuits, 33(1), pp. 2-17, January 1998, describes a concept known as the multi-tanh principle which achieves linearisation of the overall transconductance function of a transconductance cell by combining individually non-linear transconductance functions. More particularly, the multi-tanh transconductance principle relies upon the series or parallel connection of differential pairs of bipolar transistors with the inputs and outputs being connected in parallel and with the base voltages of the individual cells being offset by some amount. This results in the individual transconductances gm being split along the input voltage axis allowing the amplifier to handle greater voltage swings at its input.
Multi-tanh amplifiers have in the past been proposed for use as mixers and tuneable filters in radio frequency receivers, where input voltage levels can vary significantly due to factors such as distance between transmitter and receiver and noise and interference. However, multi-tanh amplifiers have not been proposed for use in transmitters where the level of the input voltage is substantially constant.
It is proposed here to adapt the multi-tanh principle for use with CMOS technology, and to apply it to the specific application of third-order distortion reduction, for example, in IQ modulators with constant envelope transmissions.
The transistor 10 comprises a single transistor having a channel of length L and of width W. The transistor 11 comprises a compound transistor in the form of m transistors, which are connected in parallel and each of which is substantially identical to the transistor 10. the transistor 13 comprises a single transistor, which is substantially identical to the transistor 10. The transistor 12 comprises a compound transistor, which is substantially identical to the compound transistor 11. The gains of the transistors 11 and 12 are greater than the gains of the transistors 10 and 13 for m greater than one. The gates of the transistors 10 and 12 are connected together to receive the input voltage Vin+ whereas the gates of the transistors 11 and 13 are connected together to receive the input voltage Vin−. The transconductance stage thus receives a differential input voltage (Vin+)−(Vin−) and converts this to a differential output current (Iout+)−(Iout−) with a transconductance gm.
The differential output current is supplied to the transistors 16 to 19, which, with load resistors 20 and 21, form the current switching stage. The sources of the transistors 16 and 17 are connected to the drains of the transistors 10 and 12 whereas the sources of the transistors 18 and 19 are connected to the drains of the transistors 11 and 13. The gates of the transistors 16 and 18 are connected together to receive the local oscillator voltage Vlo+ whereas the gates of the transistors 17 and 19 are connected together to receive the local oscillator voltage Vlo−. The drains of the transistors 16 and 19 are connected to a first terminal of the resistor 20 and to an output terminal for supplying the output voltage Vout+ whereas the drains of the transistors 17 and 18 are connected to a first terminal of the resistor 21 and to an output terminal for supplying the output voltage Vout−. The second terminals of the resistors 20 and 21 are connected to a supply line Vdd.
In an alternative embodiment for use with lower supply voltages, the multiplier has a “folded” topology. Such an arrangement has current mirrors whose inputs receive the output currents Iout+ and Iout− from the transconductance stage and whose outputs supply a switching stage comprising transistors of conductivity type opposite that of the transistors shown in
The differential output current (Iout+)−(Iout−) of the transconductance stage is switched to the final multiplier output by means of a differential radio frequency carrier in the form of a differential voltage (Vlo+)−(Vlo−) supplied by a local oscillator (not shown).
Given a fixed current and (transistor) device size, the value of and non-linearity in the transconductance gm varies with device multiplier m as illustrated in
For comparison,
The unique gm linearity of the multi-tanh approach leads to the concept of harmonic signature, where the third-order distortion produced exhibits a unique characteristic against input signal amplitude for any given bias (I, m, W or L in
When applied to constant envelope baseband input signals (i.e. of fixed amplitude), for any given m, a third-harmonic distortion minimum is evident as a consequence of harmonic signature.
The multiplier shown in
Assuming a ±100 mVpk input sinusoidal differential input voltage from the DAC 3 in
Thus, using this method, multiplier m (or other bias conditions such as I, W or L in
In the offset pairs of transistors, it is required to provide different gains in the different limbs. Although this may be achieved by providing transistors of different performances by varying the widths and lengths of the channels or by varying the tail currents provided by the current sources, there are advantages in achieving the different gains by making at least one of the transistors in each offset pair a compound transistor comprising a plurality of transistors connected in parallel. In particular, because of the nature of the manufacturing processes, it is difficult or impossible to make transistors or current sources with accurately definable or predictable performances. However, it is relatively easy to make components of substantially identical structures and performances. Thus, as shown in
A technique for designing a multiplier of this type involves simulating the harmonic distortion performance for a plurality of values of m for a given input signal level (Vin+)−(Vin−). The value of the m which gives the lowest third harmonic distortion is then selected and the multiplier may be manufactured using this value as the number of transistors in the each of the compound transistors 11 and 12. Given the discrete nature of the selection of the number m of transistors, it is generally sufficient to choose a value for m which provides operation at or adjacent the minimum in the third harmonic distortion characteristic so as to achieve a degree of third harmonic distortion attenuation or suppression which is sufficient for the particular application of the multiplier.
This method is not optimal for general applications of the multi-tanh principle and, in particular, where the input signals have a varying amplitude (as in circuits used in receiver mixers or filters without very powerful automatic gain control). In such cases, the transconductance at which HD3 is a minimum varies with input differential voltage amplitude.
Thus, embodiments of the present invention can achieve, in addition to linearization of transconductance for no additional power consumption, minimal third-harmonic distortion for systems having a constant amplitude input signal. In practice, when applied to wireless transmitters operating with constant envelope modulation schemes, output modulated third-harmonic distortion induced RF spurious levels may be effectively nulled or attenuated sufficiently to be of no consequence.
Number | Date | Country | Kind |
---|---|---|---|
0717042.6 | Sep 2007 | GB | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/GB08/50637 | 7/29/2008 | WO | 00 | 8/26/2010 |