Claims
- 1. An integrated circuit chip for storing pixel information and masking information and outputting signals representing selected portions of said stored pixel information at a serial output port means in response to control signals and address signals received at a parallel input port means, comprising bit map means having an array of row and column positions for storing said masking information and said pixel information thereat, said bit map memory means having a plurality of data ports, first control means connected to said bit map memory means for enabling the input of pixel masking information from predetermined addresses in said bit map memory means in response to said control signals and said address signals, first shift reg ister means for shifting pixel information stored therein, said first shift register means having a plurality of data ports connected in parallel to said plurality of data ports of said bit map memory means by way of first gating means and a serial data port coupled to said serial output port means, a mask register means for storing selected portions of said masking information, said mask register means being connected to said plurality of data of said bit map memory means by way of a second gating means, said first and second gating means being connected to a second control means for controlling the gating of said first and second gating means in response to said control signals, and said mask register means being connected to said first gating means,
- wherein said second control means outputs a first gate control signals to said second gating means for enabling the transfer of masking information from said bit map memory means to said mask register means and a second gate control signal to said first gating means for enabling the transfer of pixel information from said bit map memory means to said first shift register means, said masking register means transferring said selected portions of said masking information to said first gating means for masking predetermined bits of said selected portions of said pixel information.
- 2. A circuit arrangement for storing pixel information and outputting signals representing selected portions of said pixel information for display by a display device, comprising first and second integrated circuit chips,
- said first integrated circuit chip storing pixel information and outputting signals representing selected portions of said stored pixel information at first serial output port means in response to control signals and address signals received at first parallel input port means, said first integrated circuit chip comprising first bit map memory means having an array of row and column positions for storing said pixel information thereat, said first bit map memory means having a plurality of data ports, first control means connected to said first bit map memory for enabling the input and output pixel information to and from predetermined addresses in said first bit map memory means in response to said control signals and said address signals, first shift register means having said first serial output port means and a plurality of data ports connected in parallel to said plurality of data ports of said first bit map memory means by way of first gating means arranged in said first integrated circuit chip for gating the flow of pixel information between said first bit map memory means and said first shift register means, said first gating means being connected to second control means arranged in said first integrated circuit chip for controlling the gating of said first gating means in response to said control signals, and
- said second integrated circuit chip storing pixel information and outputting signals representing selected portions of said stored pixel information at second serial output port means in response to second control signals and second address signals received at second parallel input port means, said second integrated circuit chip comprising second bit map memory means having an array of row and column positions for storing pixel information thereat, said second bit map memory having a plurality of data ports, third control means connected to said second bit map memory means for enabling the input and output of pixel information to and from predetermined addresses in said second bit map memory means in response to said second control signals and said second address signals, second shift register means having first serial input port means coupled to said first serial output port means, second serial output port means coupled to said display device and a plurality of data ports connected in parallel to said plurality of data ports of said second bit map memory means by way of second gating means arranged in said second integrated circuit chip for gating the flow of pixel information between said second bit map memory means and said second shift register means, said second gating means being connected to fourth control means arranged in said second integrated circuit chip for controlling the gating of said second gating means in response to said second control signals,
- wherein said second control means outputs a first gate control signal to said first gating means at a first predetermined time for enabling the transfer of first pixel information between said first bit map memory means and said first shift register means and said fourth control means outputs a second gate control signal to said second gating means at said first predetermined time for enabling the transfer of second pixel information between said second bit map memory means and said second shift register means, and said first and second shift register means shift out said first and second pixel information simultaneously after said first predetermined time, said first pixel information being shifted into said second shift register means as said second pixel information is being shifted out of said second shift register means and then being shifted out of said second shift register means, whereby said display device receives said first pixel information for display after receiving said second pixel information.
- 3. A circuit arrangement for storing pixel information and masking information and outputting signals representing selected portions of said stored pixel information for display, comprising bit map memory means having an array of row and column positions for storing said masking information and said pixel information thereat, said bit map memory means having a plurality of data ports, first control means connected to said bit map memory means for enabling the input of pixel and masking information from predetermined addresses in said bit map memory means, first shift register means for shifting pixel information stored therein, said first shift register means having a plurality of data ports connected in parallel to said plurality of data ports of said bit map memory means by way of first gating means, a mask register means for storing selected portions of said masking information, said mask register means being connected to said plurality of data ports of said bit map memory means by way of a second gating means, said first and second gating means being connected to a second control means for controlling the gating of said first and second gating means, and said mask register means being connected to said first gating means,
- wherein said second control means outputs a first gate control signal to said second gating means for enabling the transfer of masking information from said bit map memory means to said mask register means and a second gate control signal to said first gating means for enabling the transfer of pixel information from said bit map memory means to said first shift register means, said masking register means transferring said selected portions of said masking information to said first gating means for masking predetermined bits of said selected portions of said pixel information.
- 4. The circuit arrangement as defined in claim 3, further comprising third gating means connected between said first shift register means and said first gating means, and second shift register means for shifting pixel information stored therein, said second shift register means having a plurality of data ports connected in parallel to said plurality of data ports of said bit map memory means by way of fourth gating means and said first gating means connected in series, wherein said second control means outputs a third gate control signal to said third gating means for enabling the transfer of pixel information to said first shift register means from said first gating means and a fourth gate control signal to said fourth gating means for enabling the transfer of pixel information from said second shift register means to said first gating means.
- 5. The circuit arrangement as defined in claim 4, further comprising third and fourth shift register means connected to said first gating means by way of fifth and sixth gating means respectively.
- 6. The circuit arrangement as defined in claim 4, further comprising a first clocking means connected to said first shift register means for supplying clock signals at a first predetermined clocking rate and a second clocking means connected to said second shift register means for supplying clock signals at a second predetermined clocking rate.
- 7. The circuit arrangement as defined in claim 6 wherein said first shift register means has an output port for supplying pixel information in series to a first peripheral device at a first rate dependent on said first predetermined clocking rate, and said second shift register means has an output port for supplying pixel information in series to a second peripheral device at a second rate dependent on said second predetermined clocking rate.
- 8. An integrated circuit chip for receiving, storing and outputting pixel information for display, comprising:
- parallel input port means for receiving control signals and address signals,
- serial input port means for receiving serial signals representing bits of said pixel information,
- bit map memory means having an array of row and column positions for storing said bits of pixel information thereat, said bit map memory means having a plurality of data ports, a plurality of address ports and a plurality of control ports, said address ports and said control ports being coupled to respectively receive address signals and control signals from said parallel input port means,
- serial output port means for sending serial signals representing selected bits of said stored pixel information in response to control signals and address signals received at said parallel input port means,
- first gating means coupled to said plurality of data ports of said bit map memory means and coupled to receive control signals from said parallel input port means,
- second gating means coupled to said plurality of data ports of said bit map memory means and coupled to receive control signals from said parallel input port means,
- first shift register means coupled to said serial input port means, to said parallel input port means and to said first gating means, said first shift register means having a serial data port coupled to receive bits of pixel information from said serial input port means, having a control port for receiving control signals from said parallel input port means and having a plurality of data ports coupled to send bits of pixel information in parallel to said plurality of data ports of said bit map memory means by way of said first gating means, and
- second shift register means coupled to said serial output port means, to saod parallel input port means and to said second gating means, said second shift register means having a serial data port coupled to send bits of pixel information to said serial output port means, having a control port for receiving control signals from said parallel input port means and having a plurality of data ports coupled to receive bits of pixel information in parallel from said plurality of data ports of said bit map memory means by way of said second gating means,
- whereby said bit map memory means receives and stores bits of pixel information serially input on said serial input port means at addresses corresponding to address signals input on said parallel input port means and in response to control signals input on said parallel input port means corresponding to a first mode, and said serial outport port meand outputs bits of pixel information read from addresses in said bit map memory means corresponding to address signals input on said parallel input port means and in response to control signals input on said parallel input port means corresponding to a second mode, and further comprising decoding means, said first and second gating means being respectively coupled to said parallel input port means by way of said decoding means, and masking means coupled to said decoding means and coupled between said bit map memory means and said first and second gating means, said masking means masking bits of pixel information transferred between said bit map memory means and said gating means in dependence on masking information input on said serial input port means and stored in said bit map memory means.
- 9. The integrated circuit chip as defined in claim 8, wherein said decoding means and said bit map memory means are coupled to said parallel input port means by way of latching means.
Parent Case Info
This application is a contiuation of application Ser. No. 571,991, filed 1/19/84, now abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0147500 |
Jul 1985 |
EPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
571991 |
Jan 1984 |
|