This patent application is a continuation-in-part of copending, commonly assigned patent application Ser. No. 08/924,385, “Hierarchical Computer System” by Erik E. Hagersten, filed Sep. 5, 1997, the disclosure of which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4164787 | Aranguren | Aug 1979 | A |
5161156 | Baum et al. | Nov 1992 | A |
5166674 | Baum et al. | Nov 1992 | A |
5339398 | Shah et al. | Aug 1994 | A |
5392280 | Zheng | Feb 1995 | A |
5517628 | Morrison et al. | May 1996 | A |
5530958 | Agarwal et al. | Jun 1996 | A |
5590345 | Barker et al. | Dec 1996 | A |
5613071 | Rankin et al. | Mar 1997 | A |
5734922 | Hagersten et al. | Mar 1998 | A |
5765011 | Wilkinson et al. | Jun 1998 | A |
5794059 | Barker et al. | Aug 1998 | A |
5802602 | Rahman et al. | Sep 1998 | A |
5842031 | Barker et al. | Nov 1998 | A |
5845071 | Patrick et al. | Dec 1998 | A |
5860109 | Hagersten et al. | Jan 1999 | A |
5862316 | Hagersten et al. | Jan 1999 | A |
5862357 | Hagersten et al. | Jan 1999 | A |
5884018 | Jardine et al. | Mar 1999 | A |
5887134 | Ebrahim | Mar 1999 | A |
5887138 | Hagersten et al. | Mar 1999 | A |
5897664 | Nesheim et al. | Apr 1999 | A |
5924125 | Arya | Jul 1999 | A |
5992290 | Quebedeaux et al. | Nov 1999 | A |
6014710 | Talluri et al. | Jan 2000 | A |
6055613 | Parady | Apr 2000 | A |
6151688 | Wipfel et al. | Nov 2000 | A |
Number | Date | Country |
---|---|---|
40 34 333 | May 1992 | DE |
40 34 444 | May 1992 | DE |
0 029 975 | Jun 1981 | EP |
0 113 379 | Jul 1982 | EP |
0 141 247 | May 1985 | EP |
0 187 518 | Jul 1986 | EP |
0 288 636 | Nov 1988 | EP |
0 288 636 | Nov 1988 | EP |
0 780 769 | Jun 1997 | EP |
Entry |
---|
International Search Report for PCT/US 98/18466 mailed Feb. 15, 1999. |
Agarwal et al., “Column-Associative Caches: A Technique for Reducing the Miss Rate of Direct-Mapped Caches,” Proceedings of the Annual International Symposium on Computer Architecture, May 1993, pp. 179-190. |
Seznec, “About Set and Skewed Associativity on Second-Level Caches,” Proceedings of the International Conference on Computer Design: VLSI in Computers and Processors, Oct. 1993, pp. 40-43. |
Joe et al., “Evaluating the Memory Overhead Required for COMA Architectures,” ©IEEE, published Apr. 1994, pp. 82-93. |
First Written Opinion for Application No. PCT/US98/18466 mailed Jun. 30, 1999. |
VIC 8251F, VIC to VME Interface with Mirrored Memory, User's Manual version 1.1, Creative Electronic Systems SA, Jun. 1994. |
Patent Abstract of Germany for German Patent No. DE 40 34 444 A1, http://www.Dialogweb.com, May 13, 1999. |
Number | Date | Country | |
---|---|---|---|
Parent | 08/924385 | Sep 1997 | US |
Child | 09/148734 | US |