The present disclosure relates generally to amplifiers, and more particularly to multistage amplifier circuits with circuitry for improved settling time.
Multistage amplifier circuits are used to amplify a received input signal, and often include multiple stages with an output op amp and transconductance amplifiers, with a chopped high gain low frequency forward loop to remove offsets and filter low frequency noise to achieve high DC accuracy. However, during slewing to track transitions in the input signal or during overload conditions or other non-linear operation, capacitors within the multistage amplifier circuitry can be charged to voltage values having no correlation to values during steady state linear operation. Once normal operation is resumed following this unpredictable circuit capacitor charging or discharging, the settling time of the multistage system is determined by op amp linear settling time as well as time necessary to recharge all other capacitors to voltages required for operation in linear region. As a result, output settling after non-linear operation can be much longer than the linear settling time. Various techniques have been proposed for improving settling time for three stage amplifier circuits using a feedforward link, but these approaches are generally unsuitable for more complicated multistage amplifier architectures.
Described examples include multistage amplifier circuits with first and second forward circuits, and a comparator or sensor circuit coupled to sense a signal in the second forward circuit to identify nonlinear operation or slewing conditions. One or more sample hold circuits selectively maintain the amplitude of an amplifier input signal in the second forward circuit and/or in a feedback circuit in response to the sensor circuit output signal indicating nonlinear operation or slewing conditions in the multistage amplifier circuit. In some examples a clamping circuit selectively maintains a voltage at a terminal of an output compensation capacitance when the comparator output signal indicates sensed nonlinear operation or slewing conditions. Methods are also described for reducing settling time in multistage amplifiers having a high frequency forward circuit and a low frequency forward circuit, including sensing a signal in the low frequency forward circuit to detect nonlinear operation or slewing conditions in the multistage amplifier circuit, generating a sensor circuit output signal in a first state when nonlinear operation or slewing conditions are detected, and a second state when no nonlinear operation or slewing conditions are detected, and maintaining an amplitude of a signal in the low frequency forward circuit when the sensor circuit output signal is in the first state.
In the drawings, like reference numerals refer to like elements throughout, and the various features are not necessarily drawn to scale. As used herein, the term “coupled” includes circuits or components electrically connected to one another directly or with one or more intervening circuits or components.
In the circuit 100, the op amp settling time in the linear region is controlled by the circuit bandwidth (gm0/COA with unity feedback) provided that other circuit capacitances and gains are designed such that there are no pole/zero doublets. However, during slewing, overload or non-linear operation of the multistage system 100, the voltage at the lower terminal of the Miller capacitor COB1 may drift or change to a voltage amplitude that exacerbates recovery to steady state operation, thereby lengthening system settling time. Also, other circuit capacitors in the circuit 100 can be charged to unpredictable values potentially far from normal values during linear operation. This circuit 100 therefore suffers from system settling times potentially 10-100× longer than the linear settling time of the component amplifiers themselves due to variations in capacitor charging voltages during slewing.
The low-frequency second circuit 232 operates to remove offsets (e.g., DC errors and any low-frequency errors) associated with the high frequency path. The third amplifier 203 of the second forward circuit 232 includes a third amplifier input coupled to receive the input signal INP, INN, and the fourth amplifier 204 includes a fourth amplifier input labeled 233a and 233b that is coupled with the output of the third amplifier 203. A capacitor C4 is coupled in the example between the input 233a and a circuit ground 240. The fifth amplifier 205 has a fifth amplifier input coupled with an output of the fourth amplifier 204 with a series combination of a resistor R6 and a capacitor C5 connected across the input of the fifth amplifier 205. C5 and R6 perform filtering on the output of transconductance amplifier 204 to provide the input to transconductance amplifier 205 and provide output load compensation for the transconductance amplifier 204. The fifth amplifier output of amplifier 205 is coupled to adjust the second amplifier input of amplifier 202 as shown. The first chopper circuit 208 is coupled between the first amplifier input and the third amplifier 203 and includes a first switching circuit that alternately inverts the input signal INP, INN according to the signal from clock circuit 212 to provide a first chopped differential input signal to the third amplifier input. The second chopper circuit 210 includes a second switching circuit to alternately invert the differential output signal from the amplifier 203 according to the clock signal to provide a second chopped differential input signal on lines 223a and 223b and is coupled to the fourth amplifier inputs 233a and 233b through resistors R4 and R5.
The multistage circuit 200 in
As further shown in
A first sample hold circuit S2 is coupled with the fifth amplifier input, and operates according to the comparator circuit output signal EN to maintain the amplitude of a signal at the fifth amplifier input when the sensor circuit output signal EN is in the first state. In this example, moreover, a second sample hold circuit S2 is coupled with the seventh amplifier input to maintain the amplitude of a signal at the seventh amplifier input when the sensor circuit output signal EN is in the first state. In this manner, the capacitor voltages of C5 and C8 are held while the multistage circuit undergoes non-linear operation or slewing. Upon return to normal operation, the entire circuit 200 can more quickly settle to steady state operation, with the resulting settling time being primarily driven only by the slew rates of the various amplifiers themselves. When the switch S2 is opened during slewing operation of the system 200, the voltage across C5 and thus across the input of the transconductance amplifier 205 is frozen or maintained, and similarly the voltage across C8 is maintained in the third circuit 234 via switch S3. The notch filter 221 in one example operates according to a phase-shifted clock, and the filter circuit 221 is also controlled from the feedback signal 225 by the opening of the switch S3. The capacitance C8 in one embodiment is an integrating capacitor for the output of the notch filter 221. When the switch S3 is open, the voltage across C8 is frozen or maintained during slewing according to the control signal 225. In this way, any effects of slewing in the system 200 are not seen by the inputs of amplifiers 205 and 207, and the system 200 can return quickly to normal operation.
In addition, the clamping circuit 236 clamps the left side of the Miller compensation capacitance C3 during slewing. The clamp circuit 236 is coupled with the fourth amplifier inputs 233a and 233b in one example and selectively maintains the voltage at the second terminal of the compensation capacitance C3 when the sensor circuit output signal EN is in the first state. This is schematically shown in
The second OTA in
If the voltage on line 233b increases, the first OTA transistors MN57 and MN58 provide a negative feedback action which changes the voltage online 233b very close to that of 233a. The drain terminal of MN51 provides a second OTA output signal connected to the gates of transistors MN52 and MN60 with a source terminal of MN60 connected through a second resistor R54 to the circuit ground 240. The drain terminals of MN52 and MN60 are connected to the source terminals of MN55 and MN61, respectively, at opposite ends of the resistor R52. Resistor R52 improves the matching of the current mirror formed by MN55 and MN61. A transistor MN54 operates according to the ENZ signal to selectively pull the second OTA output line to ground 240 during normal operation (ENZ high) disable the clamp circuit 236, while allowing the second OTA to control the gates of MN52 and MN60 during slewing operation. MN52 provides the current according to the output of the first OTA amplifier at the drain of MP53, and MN52 conducts current according to the output of the second OTA amplifier at the drain of MP51, and this current is provided at the line 233b to clamp or stabilize the voltage at the left hand terminal of the Miller capacitor C3 in
The operation of the described and equivalent circuitry provide methods for reducing settling time in a multistage amplifier circuit 200. The methods include sensing a signal in a low frequency forward circuit 232 to detect nonlinear operation or slewing conditions in the multistage amplifier circuit 200, and generating a sensor circuit output signal EN in a first state (e.g., HI) when nonlinear operation or slewing conditions are detected, and otherwise providing the sensor signal EN in a second state (e.g., LO) when no nonlinear operation or slewing conditions are detected. The methods further include maintaining or controlling the amplitude of a signal in the low frequency forward circuit 232 when the sensor circuit output signal EN is in the first state. In some examples, this is done via sample hold circuits (e.g., S2 and/or S3 above) and/or through clamping circuitry 236 or other suitable means.
The above examples are merely illustrative of several possible embodiments of various aspects of the present disclosure, wherein equivalent alterations and/or modifications will occur to others skilled in the art upon reading and understanding this specification and the annexed drawings. Modifications are possible in the described embodiments, and other embodiments are possible, within the scope of the claims. In addition, although a particular feature of the disclosure may have been disclosed with respect to only one of multiple implementations, such feature may be combined with one or more other features of other embodiments as may be desired and advantageous for any given or particular application. Also, to the extent that the terms “including”, “includes”, “having”, “has”, “with”, or variants thereof are used in the detailed description and/or in the claims, such terms are intended to be inclusive in a manner similar to the term “comprising”.
The present application claims priority to and the benefit of U.S. Provisional Patent Application Ser. No. 62/020,070, filed Jul. 2, 2014 and entitled MULTISTAGE AMPLIFIER SETTLING TIME ENHANCEMENT METHOD, the entirety of which is hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
4750128 | Honda et al. | Jun 1988 | A |
4851786 | Vinn et al. | Jul 1989 | A |
4931745 | Goff et al. | Jun 1990 | A |
5327100 | Stockstad et al. | Jul 1994 | A |
6359512 | Ivanov et al. | Mar 2002 | B1 |
6437645 | Ivanov et al. | Aug 2002 | B1 |
6639460 | Botker | Oct 2003 | B1 |
7034611 | Oswal et al. | Apr 2006 | B2 |
7132883 | Huijsing et al. | Nov 2006 | B2 |
7233198 | Niederkorn | Jun 2007 | B2 |
7292095 | Burt et al. | Nov 2007 | B2 |
7518440 | Trifonov | Apr 2009 | B1 |
7535295 | Huijsing | May 2009 | B1 |
7586368 | Trifonov | Sep 2009 | B2 |
7733169 | Zhang | Jun 2010 | B2 |
7764118 | Kusuda et al. | Jul 2010 | B2 |
7888996 | Barnett | Feb 2011 | B1 |
8072262 | Burt et al. | Dec 2011 | B1 |
8217721 | Hsieh | Jul 2012 | B1 |
8390379 | Snoeij et al. | Mar 2013 | B2 |
9294049 | Huijsing | Mar 2016 | B2 |
20020109547 | Ivanov et al. | Aug 2002 | A1 |
20020158691 | Blankenship et al. | Oct 2002 | A1 |
20050285676 | Jones | Dec 2005 | A1 |
20090102560 | Harvey | Apr 2009 | A1 |
20120086509 | Snoeij et al. | Apr 2012 | A1 |
20140266435 | Botker | Sep 2014 | A1 |
20150091647 | Kumar et al. | Apr 2015 | A1 |
Entry |
---|
Fan et al., “A Multi-Path Chopper-Stabilized Capacitively Coupled Operational Amplifier with 20V-Input-Common-Mode Range and 3uV Offset”; Delft University of Technology, Delft, The Netherlands; 2013 IEEE International Solid-State Circuits Conf., Session 10, Analog Techniques, 10.3; 3 pgs. |
Number | Date | Country | |
---|---|---|---|
20160006403 A1 | Jan 2016 | US |
Number | Date | Country | |
---|---|---|---|
62020070 | Jul 2014 | US |