1. Field of the Invention
The invention relates generally to a low dropout voltage regulator, and more specifically, to a low dropout voltage regulator providing improved voltage regulation over a broad range of operating frequency.
2. Description of the Related Art
Voltage regulators can be classified into two different classes. One class is shunt regulators that place dissipative elements in parallel with a load and control the shunted current to control the output voltage. The other class is series pass regulators which places dissipative control elements between the input voltage and the load. The series pass regulators have become dominant regulators because they are significantly more efficient than the shunt regulators. The LDO voltage regulators are a type of series pass regulator that typically uses common emitter or common source output stages.
The LDO voltage regulators are voltage regulators that produce a regulated output voltage even when the unregulated input voltage from a power source falls to a level very near the regulated output voltage. The difference between the input voltage and the output voltage of the regulator is called the “dropout voltage.” In other types of voltage regulators, the dropout voltage often exceeds 2 volts. Therefore, when the power source drops below a voltage level (the regulated output voltage plus the dropout voltage), the power voltage regulators fail to deliver the regulated output voltage. The LDO voltage regulators are characterized by low dropout voltage. Therefore, the LDO voltage can provide a regulated output voltage even when other types of voltage regulators fail because of the drop in the voltage level of the power source.
A feedback voltage is obtained from the voltage divider (R1, R2) and is provided to the negative input of the error amplifier 12 through the feedback path 14. A reference voltage VREF is provided to the positive input of the error amplifier 12. An input current Iin of the LDO voltage regulator 28 is provided from a voltage source VDD to the drain of the MOSFET M1. The error amplifier 12 provides an output voltage 16 that represents a difference between the reference voltage VREF and the feedback voltage. The gate of the MOSFET M1 receives the output voltage 16 from the error amplifier 12. The source of the MOSFET M1 is coupled to the output 30 of the LDO voltage regulator 28. The MOSFET M1 provides an output voltage Vo across the load RL so that a voltage {R1/(R1+R2)×Vo} tracks the reference voltage VREF.
Conventional LDO voltage regulators do not provide desirable gain characteristics and a fast settling time over a broad range of operating frequency. This is because an LDO voltage regulator can perform only within the limits imposed by the gain-bandwidth product of the error amplifier 12. The gain-bandwidth product determines the maximum gain that can be obtained from the error amplifier 12 for a given frequency. If the error amplifier 12 is operated beyond the limits of the gain-bandwidth product, the output voltage Vo from the LDO voltage regulator 28 will be excessively distorted. Therefore, the conventional LDO voltage regulators 28 do not provide desirable gain characteristics over a wide range of the operating frequency.
Furthermore, conventional LDO voltage regulators do not provide a power saving feature. It is desirable to adjust the performance of a LDO voltage regulator based on the load condition of the output or available power from the power source. Conventional LDO voltage regulators, however, operate with the same level of performance and power consumption regardless of the load condition or power available from a power source.
Therefore, there is a need for a LDO voltage regulator that has desirable gain characteristics and response speed over a broad range of operating frequency. There is also a need for a LDO voltage regulator that has adjustable performance based on the output load condition and power available from a power source.
An embodiment of the invention provides a low dropout (LDO) voltage regulator having more than one LDO modules, each LDO module having a frequency response adapted to a certain range of operating frequency. The LDO voltage regulator can regulate an output voltage over a broad range of operating frequency by combining an output current from each LDO module. The combined output current is provided to a load of the LDO voltage regulator to obtain a regulated output at the output of the LDO voltage regulator.
In one embodiment of the invention, each module includes an error amplifier and a transistor. Each error amplifier comprises a first input, a second input and an output. The first input of the error amplifier receives the feedback voltage. The second input of the error amplifier receives a reference voltage. The output of the error amplifier provides an output voltage representing a difference between the reference voltage and the feedback voltage. The first terminal of the transistor is coupled to the output of the LDO voltage regulator to provide an output voltage across a load based on the difference.
In one embodiment of the invention, the LDO voltage regulator includes three LDO modules: a low frequency LDO module, a middle frequency LDO module, and a high frequency LDO module. The low frequency LDO module has a first frequency response that is adapted to a low frequency range. The middle frequency LDO module has a second frequency response that is adapted to a middle frequency range. The high frequency LDO module has a third frequency response that is adapted to a high frequency range.
In one embodiment, the LDO voltage regulator further comprises a load monitor. The load monitor receives the feedback voltage and disables some of the LDO modules based on the feedback voltage. The performance and power consumption of the LDO voltage regulator can be adjusted by selectively enabling certain LDO modules.
The features and advantages described in the specification are not all inclusive and, in particular, many additional features and advantages will be apparent to one of ordinary skill in the art in view of the drawings, specification, and claims. Moreover, it should be noted that the language used in the specification has been principally selected for readability and instructional purposes, and may not have been selected to delineate or circumscribe the inventive subject matter.
The teachings of the invention can be readily understood by considering the following detailed description in conjunction with the accompanying drawings.
The Figures (FIG.) and the following description relate to preferred embodiments of the invention by way of illustration only. It should be noted that from the following discussion, alternative embodiments of the structures and methods disclosed herein will be readily recognized as viable alternatives that may be employed without departing from the principles of the claimed invention.
Reference will now be made in detail to several embodiments of the invention(s), examples of which are shown in the accompanying figures. It is noted that wherever practicable similar or like reference numbers may be used in the figures and may indicate similar or like functionality. The figures depict embodiments of the invention for purposes of illustration only. One skilled in the art will readily recognize from the following description that alternative embodiments of the structures and methods shown herein may be employed without departing from the principles of the invention described herein.
Most of the current IO is obtained from the low frequency LDO module 202. The middle frequency LDO module 204 and the high frequency LDO module 206 complement the low frequency LDO module 202 by providing part of the output current (i.e., IM and IH), each settling quickly in the middle and high frequency ranges, respectively. The detailed structures of the LDO modules 202, 204, 206 are explained below with reference to
A feedback path 214 provides a feedback voltage VFB to LDO modules 202, 204, 206, and the load monitor 208. The feedback voltage VFB is a voltage signal scaled down from the output voltage VO by the voltage divider (including the resistors R1 and R2). As will be explained below with reference to
The load monitor 208 monitors the feedback voltage from the feedback path 214. If the load monitor 208 determines that the variations in the output voltage VO (caused by changes in the load RL) do not have low, middle or high frequency components covered by the low frequency LDO module 202, the middle frequency LDO module 204 or the high frequency LDO module 206, the load monitor 208 can selectively disable the low frequency LDO module 202, the middle frequency LDO module 204 or the high frequency LDO module 206. Alternatively, the load monitor 208 may selectively disable some of the LDO modules 202, 204, 206 based on external inputs (not shown) that indicates the power mode under which the LDO voltage regulator 200 should operate. For example, when the load monitor 208 receives external inputs indicating that a power save mode is activated, or that the power source is low on power, the load monitor 208 disables the low frequency LDO module 202, the middle frequency LDO module 204 or the high frequency LDO module 206.
Each of the error amplifiers 312 provides an output to each of the MOSFETs M. The output from the error amplifier 312 is a voltage indicating the difference between the feedback voltage VFB and the reference voltage VREF. The output from the error amplifier 312 (at the gate of the MOSFET M) controls output current (IL, IM and IH) from the MOSFETs M. The output currents (IL, IM and IH) from the MOSFETs M are combined to provide the output current IO at the output 212 of the LDO voltage regulator 200.
Each error amplifier 312 also has an enable input ENBL, ENBM, ENBH for receiving enable signals from the load monitor 208. When the enable signals are not asserted at the enable inputs ENBL, ENBM, ENBH, the corresponding error amplifiers 312 are deactivated. The deactivation of the modules 202, 204, 206 conserve power consumption of the LDO voltage regulator 200.
The operating frequency ranges of the error amplifiers 312 overlap as shown in
The error amplifiers 312L, 312M, 312H and the MOSFETs ML, MM, MH are configured so that the power spectral density 400 of the output 212 from the LDO voltage regulator 200 is substantially uniform over an operating frequency range FOP of the LDO voltage regulator 200. The first current IL from the low frequency module 202 has a power spectral density 402 over a frequency range from FLL to FLH. The second current IM from the middle frequency module 204 has a power spectral density 404 over a frequency range from FML to FMH. The third current IH of the high frequency module 206 has a power spectral density 406 over a frequency range from FHL to FHH. When IL, IM, and IH are combined into the output current IO, the combined output current IO has the net power spectral density 400 as shown in
As can be seen from
Although the invention has been described above with respect to several embodiments, various modifications can be made within the scope of the invention. Accordingly, the disclosure of the invention is intended to be illustrative, but not limiting, of the scope of the invention, which is set forth in the following claims.
Number | Name | Date | Kind |
---|---|---|---|
6031362 | Bradley | Feb 2000 | A |