Claims
- 1. In an automatic rhythm system, in combination:
- memory circuit means having a set of input address lines and a set of output signal lines;
- first address circuit means for producing a repetitive sequence of pulses, one-at-a-time, on individual ones of a first subset of said input address lines at a preselected first rate associated with subintervals of a musical measure;
- second address circuit means for producing a sequence of pulses, one-at-a-time, on individual ones of a second subset of said input address lines at a second rate programmable to be at least one of a series of different subintervals of a musical measure and a series of different multiples of a musical measure; and
- third address circuit means, including a plurality of manually operable controls each producing an enabling signal on a unique one of a third subset of said input address lines;
- said memory circuit means being preprogrammed to respond to at least one of said enabling signals and to said pulses on said first and second subsets of said input address lines to produce differing sequences of output pulses on at least one subset of said output signal lines associated with said enabling signal, said sequences of output pulses on each subset of said output signal lines being characteristic of an associated basic type of rhythm pattern with variations in each such pattern at said second rate.
- 2. The combination as claimed in claim 1, wherein said second address circuit means also produces alternating pulses on a separate pair of said input address lines at a rate of once per measure; and said memory circuit means is preprogrammed also to respond to said pulses on said pair of said input address lines to produce variations in said rhythm pattern at least as frequently as once per measure.
- 3. The combination as claimed in claim 1, wherein said first address circuit means comprises:
- an oscillator;
- a first binary counter driven by said oscillator; and
- a first decoder circuit operated by said first binary counter to produce said sequence of pulses on said first subset of address lines;
- and said second address circuit means comprises:
- selector circuit means for deriving a sequence of pulses at a selectable rate from said first binary counter;
- a second binary counter receiving said sequence of pulses from said selector circuit means; and
- a second decoder circuit operated by said second binary counter to produce said sequence of pulses on said second subset of address lines.
- 4. The combination as claimed in claim 3, further comprising:
- a set of rhythm voice generator circuits; and
- circuit means for coupling each of said output signal lines of said memory circuit means to at least one of said rhythm voice generator circuits.
- 5. The combination as claimed in claim 4, wherein said memory circuit means comprises a preprogrammed read-only memory; and at least said read-only memory, said first and second decoder circuits, and said coupling circuit means comprise a single integrated circuit chip.
- 6. The combination as claimed in claim 3, further comprising:
- an ON-OFF switch between said selector circuit means and said second binary counter to deactivate said counter; and
- preset count circuit means for entering a preset count into said second binary counter when deactuated to select a particular one of said variations of basic rhythm patterns.
- 7. The combination as claimed in claim 2, wherein said first address circuit means comprises:
- an oscillator;
- a first binary counter driven by said oscillator; and
- a first decoder circuit operated by said first binary counter to produce said sequence of pulses on said first subset of address lines;
- and said second address circuit means comprises:
- a second decoder circuit operated by said first binary counter to produce said alternating pulses on said pair of input address lines;
- selector circuit means for deriving a sequence of pulses at a selectable rate from said first binary counter;
- a second binary counter receiving said sequence of pulses from said selector circuit means; and
- a third decoder circuit operated by said second binary counter to produce said sequence of pulses on said second subset of address lines.
- 8. The combination as claimed in claim 7, further comprising:
- an ON-OFF switch between said selector circuit means and said second binary counter to deactuate said counter; and
- preset count circuit means for entering a preset count into said second binary counter when deactuated to select a particular one of said variations of basic rhythm patterns, said selected variation itself varying on alternate measures according to alternate pulses from said second decoder circuit.
- 9. In an automatic rhythm system, in combination:
- memory circuit means having a set of input address lines and a set of output signal lines;
- first address circuit means for producing a repetitive sequence of pulses, one-at-a-time, on individual ones of a first subset of said input address lines at a preselected first rate associated with subintervals of a musical measure;
- second address circuit means for producing a sequence of pulses, one-at-a-time, on individual ones of a second subset of said input address lines at a second rate programmable to be at least one of a series of different subintervals of a musical measure and a series of different multiples of a musical measure; and
- third address circuit means, including manual control means, for producing a set of manually variable address signals on a third subset of said input address lines;
- said memory circuit means being preprogrammed to respond to said pulses on said first and second subsets of said input address lines and to said manually variable address signals on said third subset of said input address lines to produce differing sequences of output pulses on said output signal lines characteristic of a preselected basic type of rhythm pattern selected by said manual control means with variations in said pattern at said second rate.
- 10. The combination as claimed in claim 9, wherein said second address circuit means also produces alternating pulses on a separate pair of said input address lines at a rate of once per measure; and said memory circuit means is preprogrammed also to respond to said pulses on said pair of said input address lines to produce variations in said rhythm pattern at least as frequently as once per measure.
- 11. In an automatic rhythm system, in combination:
- a set of rhythm voice generators;
- a set of output signal tracks;
- rhythm pattern circuit means for producing signal pulses on said set of output signal tracks according to a preselected rhythm pattern; and
- a set of actuating circuit means each associated with at least one of said signal tracks for operating a selected subset of said rhythm voice generators in accordance with signal pulses on said associated signal track;
- said rhythm pattern circuit means comprising:
- first address circuit means for producing a first set of address signals varying in a repetitive sequence at a preselected first rate associated with subintervals of a musical measure;
- second address circuit means for producing a second set of address signals varying at a second rate programmable to be at least one of a series of different subintervals of a musical measure and a series of different multiples of a musical measure;
- third address circuit means for producing a third set of address signals variable by manual control means; and
- a plurality of logic circuit means each receiving, simultaneously, unique preselected subsets of said first and second and third sets of address signals for producing signal pulses on an associated one of said signal tracks at time intervals determined as a combined function of said preselected subsets, whereby a basic rhythm pattern selected by said manual control means is characterized by variations which occur at said programmed second rate.
- 12. The combination as claimed in claim 11, wherein said first address circuit comprises:
- a first set of address lines;
- an oscillator; and
- first counting circuit means driven by said oscillator for producing repetitive sequences of pulses on said first set of address lines;
- and said second address circuit comprises:
- a second set of address lines;
- selector circuit means for deriving a sequence of pulses at a selectable rate from said first counting circuit means; and
- second counting circuit means driven by said pulses from said selector circuit means for producing repetitive sequences of pulses on said second set of address lines at said selectable rate.
- 13. The combination as claimed in claim 12, wherein said first set of address lines comprises 24 signal paths;
- said first counting circuit means comprises:
- a first binary counter having at least six stages; and
- a first binary-to-decimal decoder circuit receiving outputs from the first five stages of said first counter to produce a repetitive sequence of pulses one-at-a-time on said 24 signal paths;
- said second set of address lines comprises four signal paths;
- said selector circuit means comprises a multiple pole selector switch having at least five poles each connected separately to the second through fifth stages of said first binary counter; and
- said second counting circuit means comprises:
- a second binary counter receiving the output of said selector switch and having at least two stages; and
- a second binary-to-decimal decoder receiving outputs from said second counter to produce a repetitive sequence of pulses one-at-a-time on said four signal paths.
- 14. The combination as claimed in claim 13, further comprising:
- an ON-OFF switch connected between said selector switch and said second binary counter for de-activating said second counter; and
- a preset count circuit coupled to said second counter to preset said second counter to a selectable state comprising four manually operable variation switches and a decoding matrix coupling said switches to said second counter such that operation of each of said variation switches presets said second counter to a state associated with a particular one of four variations of said preselected rhythm pattern.
- 15. In an automatic rhythm system, in combination:
- a set of rhythm voice generators;
- a plurality of sets of output signal tracks;
- rhythm pattern circuit means for producing signal pulses on said sets of output signal tracks according to preselected differing types of rhythm patterns each associated with one of said sets of output signal tracks; and
- a set of actuating circuit means each associated with at least one of said signal tracks for operating a selected subset of said rhythm voice generators in accordance with signal pulses on said associated signal track;
- said rhythm pattern circuit means comprising:
- first address circuit means for producing a first set of address signals varying in a repetitive sequence at a preselected first rate associated with subintervals of a musical measure;
- second address circuit means for producing a second set of address signals varying at a second rate programmable to be at least one of a series of different subintervals of a musical measure and a series of different multiples of a musical measure;
- third address circuit means for producing a third set of address signals variable by manual control means; and
- a plurality of sets of logic circuit means, each set associated with one of said sets of output signal tracks, and each of said logic circuit means in each set receiving, simultaneously, unique preselected subsets of all of said first, second, and third sets of address signals for producing signal pulses on an associated one of said signal tracks at time intervals determined as a combined function of said preselected subsets, whereby said types of rhythm patterns are selectable individually and in combination by said manual control means and each is characterized by variations which occur at said programmed second rate.
- 16. The combination as claimed in claim 15, wherein said first address circuit means comprises:
- a first set of address lines;
- an oscillator, and
- first counting circuit means driven by said oscillator for producing repetitive sequences of pulses on said first set of address lines;
- said second address circuit means comprises:
- a second set of address lines;
- selector circuit means for deriving a sequence of pulses at a selectable rate from said first counting circuit means; and
- second counting circuit means driven by said pulses from said selector circuit means for producing repetitive sequences of pulses on said second set of address lines at said selectable rate; and
- said third address circuit means comprises:
- a third set of address lines; and
- a plurality of manually operated switches, each coupled to an associated address line in said third set.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation-in-part of pending application Ser. No. 352,912 filed on Apr. 20, 1973, and now abandoned.
US Referenced Citations (10)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
352912 |
Apr 1973 |
|