Claims
- 1. A communication system comprising a network interface coupled to at least one peripheral device via a network interface bus, the network interface bus comprising a control bus for communicating control packets, a data bus for communicating data packets, each data packet having a header, a packet start line for communicating packet start signals that indicate when data packets are to be communicated to the data bus, a data clock line for communicating data clock signals that indicate when data packets are to be read from the data bus, a packet end line for communicating packet end signals that indicate termination of data transmissions on the data bus, and a control clock line for communicating control clock signals that indicate the presence of control packets on the control bus, said NI coupled to a control processor via a processor bus.
- 2. The system of claim 1 wherein said network interface further comprises input/output circuitry, NI bus decode circuitry, and memory access control circuitry coupled to the NI bus, said network interface further comprising a memory coupled to the memory access control circuitry.
- 3. The system of claim 2 wherein an input portion of said input/output circuitry evaluates the header of a received data packet (300), upon receipt of a packet start signal (417) and a data clock signal (419) for determining the data packet's destination and where an information field (313) of the data packet (300) gets loaded into said memory.
- 4. The system of claim 3 wherein said input/output circuitry includes an output portion for outputting data packets to said at least one peripheral device on said data bus and outputting control information on said control bus.
- 5. The system of claim 2 wherein said NI bus decode circuitry decodes address and command signals on said NI bus for determining when the input portion of the input/output circuitry is to receive data via said data bus, and when the output portion of the input/output circuitry is to communicate data via said data bus.
- 6. The system of claim 1 wherein said data bus is an 8-bit wide bi-directional bus operating at a maximum clock rate of 5 MHz.
- 7. The system of claim 1 wherein said control bus is an 8-bit wide bus operating at a maximum clock rate of 5 MHz.
Parent Case Info
This is a division of application Ser. No. 07/719,212, filed on Jun. 21, 1991, which is a CIP of Ser. No. 07/414,792, filed 09/29/89, now abandoned, a CIP of Ser. No. 07/445,238, filed 12/04/89, now abandoned, a CIP of Ser. No. 07/645,383, filed 01/24/91, now abandoned, a CIP of Ser. No. 07/646,924, filed 01/28/91, now abandoned, and a CIP of Ser. No. 07/682,486, filed 04/24/91, now abandoned.
US Referenced Citations (27)
Non-Patent Literature Citations (1)
Entry |
Advanced Peripherals, IEEE 802.3 Local Area Network Guide, pp. 7-12 by National Semiconductor Corporation. |
Related Publications (4)
|
Number |
Date |
Country |
|
445238 |
Dec 1989 |
|
|
645383 |
Jan 1991 |
|
|
646924 |
Jan 1991 |
|
|
682486 |
Apr 1991 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
719212 |
Jun 1991 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
414792 |
Sep 1989 |
|