Claims
- 1. A swappable network cell comprising:
- first and second input ports;
- first and second networks coupled between said first and second input ports, each of said first and second networks including a first terminal and a second terminal wherein said second terminal of said first network is coupled to said first terminal of said second network; and
- switching means, responsive to a first state of a digital input signal, for coupling said first terminal of said first network to said first input port and said second terminal of said second network to said second input port, said switching means further being responsive to a second state of said digital input signal for coupling said first terminal of said first network to said second input port and said second terminal of said second network to said first input port.
- 2. A swappable network cell as set forth in claim 1 wherein each of said networks is comprised of a resistance.
- 3. A swappable network cell as set forth in claim 1 wherein each of said networks is comprised of a capacitance.
- 4. A swappable network cell as set forth in claim 1 wherein each of said networks is comprised of an inductance.
- 5. A swappable network cell as set forth in claim 1 wherein each of said networks is comprised of a length of electrical or optical conductor.
- 6. A swappable network cell as set forth in claim 1 wherein each of said networks is comprised of one or more transformer windings.
- 7. A swappable network cell as set forth in claim 1 wherein each of said networks is comprised of a circuit assembly having at least one active electronic component.
- 8. A swappable network cell comprising:
- first and second input ports;
- first and second networks coupled between said first and second input ports, each Of said first and second networks including a first terminal and a second terminal; and
- switching means, responsive to a first state of a digital input signal, for coupling said first terminal of said first network to said first input port, said second terminal of said second network to said second input port, and said second terminal of said first network to said first terminal of said second network, said switching means further being responsive to a second state of said digital input signal for coupling said second terminal of said first network to said second input port, said first terminal of said second network to said first input port, and said first terminal of said first network to said second terminal of said second network.
- 9. A swappable network cell as set forth in claim 8 wherein each of said networks is comprised of a resistance.
- 10. A swappable network cell as set forth in claim 8 wherein each of said networks is comprised of a capacitance.
- 11. A swappable network cell as set forth in claim 8 wherein each of said networks is comprised of an inductance.
- 12. A swappable network cell as set forth in claim 8 wherein each of said networks is comprised of a length of electrical or optical conductor.
- 13. A swappable network cell as set forth in claim 8 wherein each of said networks is comprised of one or more transformer windings.
- 14. A swappable network cell as set forth in claim 8 wherein each of said networks is comprised of a circuit assembly having at least one active electronic component.
- 15. An n-bit analog processing circuit comprising in stages and having an input port for inputting an analog signal to be processed, each of said n stages comprising:
- a first reference input port;
- a second reference input port;
- at least one network having first and second terminals; and
- switching means responsive to a digital input signal for varying a connectivity of said first and second terminals with respect to said first and second reference input ports; wherein each of said n networks has a primary electrical characteristic that is binarily weighted with respect to others of said networks, and wherein said first and second reference input ports of each of said n stages, other than a most significant stage, are coupled to a preceding stage.
- 16. An n-bit analog processing circuit as set forth in claim 15 wherein each of said n stages further comprises an analog comparator means having a first input coupled to said input port for inputting an analog signal, a second input coupled to said network, and an output coupled to said switching means, said output of said comparator means manifesting a logic one signal or a logic zero signal in response to signals appearing at said first and second inputs.
- 17. An n-bit analog processing circuit as set forth in claim 16 wherein said primary electrical characteristic is resistance, and wherein a value of the resistance of the network of a least significant stage is selected so as to set the noise immunity for all of said n-stages.
- 18. An n-bit analog processing circuit as set forth in claim 15 wherein a least significant stage has an output port coupled thereto, wherein said primary electrical characteristic is selected from the group consisting essentially of resistance, capacitance, capacitive reactance, inductance, inductive reactance, voltage potential, gain, superconductance, time delay, transconductance, electrical or optical conductor length, winding turns, permeability, and combinations thereof, and wherein a characteristic of an analog signal appearing at said output port is a function of an analog signal applied between said first and second reference input ports of a most significant stage and also a function of an n-bit digital signal that is applied to said n-stages.
- 19. An n-bit analog processing circuit as set forth in claim 18 wherein said n-bit digital signal is expressed in binary.
- 20. An n-bit analog processing circuit as set forth in claim 18 wherein said n-bit digital signal is expressed in Gray code.
- 21. An n-bit analog processing circuit as set forth in claim 15 wherein said at least one network and said switching means of each of said n stages are fabricated upon a monolithic substrate, and wherein said n stages are coupled together through selectively programmable interconnections.
CROSS-REFERENCE TO A RELATED PATENT APPLICATION
This patent application is a continuation-in-part of U.S. patent application Ser. No. 07/714,246, filed Jun. 12, 1991, entitled "Analog to Digital Converter" by Robert J. Distinti, now U.S. Pat. No. 5,202,687, issued Apr. 13, 1993, the disclosure of which is incorporated by reference herein in its entirety.
US Referenced Citations (18)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0042350 |
Dec 1981 |
EPX |
0208437A3 |
Jan 1987 |
EPX |
Non-Patent Literature Citations (5)
Entry |
Dallas Semiconductor Product Brochure--DS1267, pp. 10-102-10-109 (1991/19. ) |
Dallas Semiconductor Product Brochure--DS1666, DS1666S, pp. 10-168-10-172 (1991/1992). |
Dallas Semiconductor Product Brochure--DS1667, pp. 10-173-10-182 (1991/1992). |
Dallas Semiconductor Product Brochure--DS1668, DS1669, DS1669S, pp. 10-183-10-190 (1991/1992). |
Soviet Inventions Illustrated, sect. E1, week 8118, 10 Jun. 1981, Derwent Publications Ltd. (London) T02. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
714246 |
Jun 1991 |
|