Fast Multiplication: Algorithms and Implementation, by Gary W. Bewick, Technical Report No. CSL-TR-94-617, Apr. 1994, Computer Systems Laboratory, Departments of Electrical Engineering and Computer Science, Stanford University, California. |
Electronic Hardware, Implementations of Neural Networks, by A. P. Thakoor et al., Applied Optics, vol. 26, No. 23, Dec. 1, 1987. |
Neurocomputing: Picking The Human Brain, by Robert Hecht-Nielsen, pp. 4-13, 4-14 and 4-16. |
Low Power Analog Neurosynapse Chips for A 3-D “Sugarcube” Neuroprocessor—Duong, T.; Kemeny, S.; Tran,M.; David, T.; Thakoor A.; Ludwig, D.; Saunders, C.; Carson, J. Center for Space Microelectronics Technol., California Inst. Of Technol., Pasadena, CA, USA This paper appears in: Neural Networks, 1994. IEEE World Congress on Computational Intelligence., 1994 IEEE International Conference on pages: 1907-1911 vol. E, 27 Jun-2 Jul. 1994. |
Programmable Analog Vector-Matrix Multipliers—Kub, F.J.; Moon, K.K.; Mack, I.A.; Long, F.M. US Naval Res. Lab., Washington, DC, USA. This paper appears in: Solid-State Circuits IEEE Journal of On Pages: 207-214, Feb. 1990, vol. 25 Issue: 1. |
WSI Architecture of a Neurocomputer Module—Ramacher, U.; Wesseling, M.; Goser, K. Editors: Brewer, J., Little, M.J. Siemens AG, Corporate Res. & Dev., Munich, West Germany. This paper appears in: Waffer Scale Integration, 1990. Proceedings., [2nd ] International Conference on On pages 124-130, 23-25 Jan. 1990. |
A 16/SPL Times/16 Nonvolatile Programmable Analog Vector-Matrix Multiplier—Aslam-Siddiqi, A.; Brockherde, W.; Hosticka, B.J. Fraunhofer Inst. Of Microelectron Circuits & Syst., Duisburg, Germanny. This paper appears in: Solid-State Circuits, IEEE Journal of On pages 1502-1509, Oct. 1998, vol.: 33 Issue: 10. |