The present invention is directed in general to a microelectronics device and a method for its manufacture that includes a capacitor, and more specifically, to a microelectronics device that includes a capacitor that has at least one electrode fabricated from amorphous silicon.
Microelectronic circuits have become practicably indispensable in present day electronic devices, and their use can vary over a broad range of applications. For example, they are frequently used in radio frequency (RF) and analog circuits. In RF circuits, linear capacitors are used, typically along with inductors, to define or set a critical operating frequency of the RF circuit. Similarly, capacitors are used in analog circuits, typically along with resistors, to provide a high pass or low pass filter component for the microelectronics circuit. These devices provide greater benefits in that they provide accurate operating frequency or filter parameters for the microelectronics circuits in which they are used. In these, as well as other types of circuits, it is very important that the capacitors be as linear as possible. In other words, it is highly desirable that the capacitance is as flat as possible with respect to the voltage so that the capacitance doesn't vary over the operating voltage of the device.
For example, in an RF circuit, it is highly advantageous to have a fixed value of capacitance and a fixed value for inductance, which are used to define the critical operating frequency of the RF circuit. As such, it is important that the capacitance of the capacitor and the inductance of the inductor stay as constant as possible. For analog circuits, the requirements are similar because the capacitor is used in a filter circuit, so the critical frequency in the filter is set by the capacitance and inductance, which is usually a combination of a resistor and a capacitor. If the critical frequency changes or fluctuates, the characteristics of the analog circuit will also be affected. Thus, it can be seen that in these types of devices it is very beneficial that the capacitor be as linear and non-dispersive as possible to assure proper operation of the circuit.
Presently, the electrodes for these capacitors are constructed from either metal or polysilicon, both of which suffer from different shortcomings. While metal provides low resistance and consistent, linear capacitance, there are certain negative manufacturing aspects associated with its use. In many process flows, it is highly advantageous that any new process easily integrate into existing process flows. This not only results in cost savings, but also minimizes any variables that might be introduced by way of the new process. One significant disadvantage associated with using a metal plate in the capacitor is that the processes used to form the metal electrodes require at least another level of metal, which consequently includes additional masks and a number of additional processing steps. Moreover, because of the thermal budgets involved, they may not be able to be manufactured at the device level. These drawbacks not only can drive up manufacturing costs, but they can add a number or variables to the process, and therefore, greater complexity, neither of which are desirable.
To avoid the problems associated with metal, many manufacturers have turned to forming the capacitor electrodes from doped polysilicon. Polysilicon is more desirable from a manufacturing standpoint because it can be used at the device level, thereby potentially reducing the numbers of masks and overall complexity of the capacitor's incorporation into the microlectronics circuits. Additionally, since many gate structures are comprised on polysilicon, the use of polysilicon to form the electrodes allows easy integration into existing process flows. Unfortunately, however, polysilicon suffers from its own disadvantages, which from a manufacturing standpoint, essentially offset the above-mentioned advantages.
One such disadvantage arises in the crystalline nature of the polysilicon itself. Polysilicon is typically formed at a temperature of about 620 degrees centigrade, and at this temperature, a poly grained silicon material is formed that has an extensive grain boundary network located between the grains. Due to the presence of these grain boundaries, much of the dopant that is implanted into the polysilicon that gives rise to its conductivity can be lost or bound up within the grain boundaries. As such, the trapped or bound dopant is not available for activation, which means that it won't lend to the conductivity of the polysilicon. This, in turn, increases the resistance of the polysilicon and the non-linearity or dispersive nature of the capacitor in general. Lack of linearity results in distortion of signals and can be up converted to higher frequencies in mixers and nonlinear circuits. As such, the capacitance of the polysilicon capacitor can fluctuate with voltage, thereby causing the circuit function outside prescribed parameters.
Accordingly, what is needed in the art is a capacitor that does not suffer the disadvantages associated with the devices discussed above.
To address the above-discussed deficiencies of the prior art, the present invention provides, in one embodiment, a method of fabricating a capacitor, comprising forming a first electrode, placing a dielectric over the first electrode, and locating a second electrode over the dielectric, wherein at least one of the first or second electrodes is formed from a doped amorphous silicon.
In another embodiment, the present invention includes a method of fabricating an integrated circuit. This particular embodiment comprises forming transistors over a microelectronics substrate, placing capacitors over the microelectronics substrate, which further comprises forming a first electrode, placing a capacitor dielectric over the first electrode, and locating a second electrode over the dielectric, wherein at least one of the first or second electrodes is formed from a doped amorphous silicon. Dielectric layers are deposited over the transistors and capacitors, and interconnects are formed within the dielectric layers to interconnect the transistors and the capacitors to form an operative integrated circuit.
The foregoing has outlined preferred and alternative features of the present invention so that those of ordinary skill in the art may better understand the detailed description of the invention that follows. Additional features of the invention will be described hereinafter that form the subject of the claims of the invention. Those skilled in the art should appreciate that they can readily use the disclosed conception and specific embodiment as a basis for designing or modifying other structures for carrying out the same purposes of the present invention. Those skilled in the art should also realize that such equivalent constructions do not depart from the scope. of the invention.
The invention is best understood from the following detailed description when read with the accompanying FIGUREs. It is emphasized that in accordance with the standard practice in the semiconductor industry, various features may not be drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion. Reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Turning initially to
The capacitor 120 includes a first electrode 130, a capacitor dielectric 135 and second electrode 140. In an advantageous embodiment, at least one, if not both, of the first and second electrodes 120, 140 are formed from a doped amorphous silicon. In the illustrated exemplary embodiment, the second electrode 140 has been formed from an amorphous silicon that is doped and subsequently annealed. This provides advantages over conventional processes and devices because unlike polysilicon, amorphous silicon is essentially non-crystalline and has little or no grain boundaries associated with its structure. As such, when the dopant is implanted into the amorphous silicon, it does not get trapped by the grain boundaries and more dopant is available for activation. In turn, this provides an electrode that has less resistance and is not as dispersive as doped polysilicon, which results in a capacitor that has more consistent, linear capacitance. Such capacitors are well suited for RF and analog applications that require a non-dispersive, linear capacitor.
Another advantage of the embodiment of
Turning next to
In those embodiments where the microelectronics device 200 is intended to be a complementary metal oxide semiconductor (CMOS) device, the microelectronics device 200 is patterned to expose the gate layer 225 within an N-type region of the CMOS device and is then conventionally implanted with an N-type dopant, such as phosphorous or arsenic. This is followed by the converse patterning of the microelectronic device 200 to expose the gate layer 225 within a P-type region of the CMOS device, which is implanted with a P-type dopant, such as boron. The formation of a CMOS layout, such as the one just mentioned, is well known to those who are skilled in the art. It should be noted that
In an alternative embodiment, the gate layer 225 may be deposited as an amorphous silicon material instead of a polysilicon material. In such embodiments, the amorphous layer can be formed, for example, by flowing silane gas over the microelectronic device substrate 200 at a temperature ranging from about 510 degrees centigrade to about 580 degrees centigrade. Those skilled in the art understand that other deposition parameters, such as flow rates and pressures, may vary as well. When amorphous material is used in place of polysilicon, its attendant advantages, which are discussed below, can further enhance the linearity of the capacitors due to the fact that the amorphous silicon layer can then be used to form the lower electrode of the capacitor. The amorphous silicon material is subsequently doped and annealed to activate the dopants. The dosage of the dopant and the powers used to implant are preferably the same as those discussed below with respect to the second layer used to form the second capacitor electrode. However, in another embodiment, one layer may require more dopant than another to achieve the lowest VCC.
Turning now to
Turning now to
In those embodiments where the second layer 410 comprises amorphous silicon, the second layer 410 may be formed, for example, by flowing silane gas over the microelectronic device substrate 200 at a temperature ranging from about 510 degrees centigrade to about 580 degrees centigrade. In a preferred embodiment, the deposition temperature ranges from about 510 degrees centigrade to about 540 degrees centigrade, and it has been found that this range of deposition temperatures provides a device with improved linearity over other deposition temperature. Those skilled in the art understand that other deposition parameters, such as flow rates and pressures may vary as well.
The second layer 410 may be implanted with the same dopant type used to form the gate layer 225. As mentioned above, the following processing conditions can also be used to form the gate layer 225 in those embodiments where the gate layer 225 comprises amorphous silicon. In one embodiment, the dopant dosage of the amorphous layer 410 is greater than about 3e15 atoms/cm2 and is conducted at an implant power greater than about 30 keV. However, in a more specific embodiment, the dopant dosage ranges from about 3e15 atoms/cm2 to about 1.5e16 atoms/cm2 and at an implant power ranging from about 30 keV to about 90 keV.
In one embodiment, the dopant is activated at the same time that transistor source/drain dopants are activated. However, in other embodiments, the dopant may be activated following the implant process but before the source/drain activation. In even more specific embodiments, however, the dopant dosage is about 3e15 atoms/cm2 conducted at an implant power of about 30 keV, or the dopant dosage may be 6e15 atoms/cm2 conducted at an implant power of 60 keV.
Turning now to
In one embodiment, the second layer 510 and capacitor dielectric layer are etched using a well known reactive ion etching process that can be easily controlled to stop on the gate layer 225; however, other etching processes known to those skilled in the art may also be used. Following the etching of the second layer 510, the appropriate clean steps are conducted. Since one skilled in the art is very familiar with such patterning, etching, and cleaning processes, the details of these processes have not been discussed here.
Referring now to
In those devices that require LDD regions, the appropriate dopant dosage is used to form conventional LDD regions for both the P-type and N-type regions when a complementary device configuration is intended. The LDD regions are not shown in
By way of further illustration of an advantageous embodiment provided by the present invention, attention is now directed to
Interlevel dielectric layers 724 are sequentially shown over the pre-metal dielectric layer 718, and interconnect structures 726 are formed within those various interlevel dielectric layers 724. As with previous layers, the interconnects may comprise copper or other conductive metals, such as aluminum, and the interlevel dielectric layers 726 may comprise fluorosilicate glass.
Again, it should be understood that
When the dopants are implanted into amorphous silicon versus polysilicon, the non-crystalline nature of the amorphous silicon does not include the significant number of grain boundaries that are present in polysilicon material. Thus, the dopant is less trapped, which makes more of the dopant available for activation during the subsequent annealing step. The implanting of the dopants into amorphous silicon versus polysilicon results in a more uniform activation of the dopants and provides less resistance and a more non-dispersive, linear capacitor that has a flatter capacitance with respect to voltage, as illustrated in the graph of
In further support of the advantages associated with the present invention, the linear voltage capacitance coefficients (VCC) of different capacitors having at least one electrode fabricated from amorphous silicon using differing dopant dosages and implant powers were compared to a conventional capacitor having electrodes made only from polysilicon; the results of which are shown in
As seen from
Therefore, it is readily apparent from the foregoing that the present invention provides a capacitor having improved VCC linearity and that is more comparable to metal capacitors but without the disadvantages discussed above. Because the amorphous silicon can be deposited at the gate level, the present invention also provides improved integration into standard CMOS process flows. Additionally, because the capacitor can be manufactured in the front end, their incorporation have minimal impact on the area required for metal interconnects.
Although the present invention has been described in detail, one who is of ordinary skill in the art should understand that they can make various changes, substitutions, and alterations herein without departing from the scope of the invention.