Claims
- 1. A non-inverting low power high speed fully static bootstrapped buffer having an input terminal and an output terminal, said buffer comprising:
- a first depletion mode transistor having a gate connected to a supply voltage source V.sub.SS, said first transistor coupling a signal at said input terminal of said buffer to an internal node of said buffer;
- a precharge capacitor coupled to a voltage source V.sub.DD and said internal node;
- a second depletion mode transistor having a gate, said second depletion mode transistor coupling said voltage source V.sub.DD to said capacitor;
- a NOR gate having a first input coupled to said internal node and a second input coupled to said input terminal;
- said NOR gate having an output which is coupled to said gate of said second depletion mode transistor, so that said capacitor is charged when the voltage of said signal at said input terminal is low;
- said first depletion mode transistor having a threshold voltage lower than said supply voltage V.sub.SS such that said first transistor is switched off when its threshold voltage is reached, thereby isolating said internal node from said input terminal;
- means to bootstrap said internal node through said capacitor when the voltage of said input signal exceeds said threshold voltage;
- whereby said internal node is charged by said precharge capacitor and rises above said voltage of said input signal and above.sub.VDD to drive a high capacitance load; and
- means for coupling said internal node to said high capacitance load at said output terminal, while isolating said bootstrap means from said high capacitance load.
- 2. In a two-state buffer circuit having an input terminal and an output terminal of the type which comprises: bootstrappng means, which include a capacitor which is precharged when the input terminal is in a first logic state and bootstraps an output of the buffer circuit to an internal node to increase operating speed when the input terminal switches from the first logic state to a second logic state, in combination with a transistor whch is biased to isolate the input terminal from the internal node whenever the input terminal is in the second logic state; the improvement comprising NOR gate means having a first input connected to the input terminal, a second input connected to the internal node, and an output connected to control the state of the output terminal so that the output terminal is statically maintained in the second state when the input terminal is in the second state.
- 3. The circuit of claim 2 wherein the transistor is a depletion mode FET.
- 4. The circuit of claim 2 further comprising driver means; having an input connected to the output of the NOR gate means, a first output connected to the output terminal, and a second output connected to the capacitor; which isolate the bootstrapping means from capactive loads at the output terminal.
- 5. The circuit of claim 3 wherein the bootstrapping means further comprise an additional depletion mode FET having a source-drain conduction path connecting a source of bias voltage to the capacitor and a gate electrode which electrode is connected to the output of the NOR gate and controls the source-drain conduction path to precharge the capacitor when the input terminal is in the first logic state.
Parent Case Info
This is a continuation of application Ser. No. 83,919, filed Aug. 7, 1987, now abandoned, which is a continuation of Ser. No. 750,947, filed July 1, 1985, now abandoned.
US Referenced Citations (6)
Continuations (2)
|
Number |
Date |
Country |
Parent |
083919 |
Aug 1987 |
|
Parent |
750947 |
Jul 1985 |
|