A core building block of modern wireless transceivers is radio frequency (RF) synthesizers, which are used to synthesize channel frequencies used during wireless communication. Conventional frequency synthesizers for multi-mode and multi-band operation are based on fractional-N digital PLLs (FN DPLLs). FN DPLLs are able to synthesize output frequencies that are a fractional multiple of a fixed reference frequency REF. Unfortunately, due to non-linearities for devices within the FN DPLLs, conventional frequency synthesizers exhibit non-linear behavior over operating ranges used for wireless communication. Conventional FN DPLLs fail to account for this non-linear behavior, and therefore, their output frequencies are less precise than desired.
The description herein is made with reference to the drawings, wherein like reference numerals are generally utilized to refer to like elements throughout, and wherein the various structures are not necessarily drawn to scale. In the following description, for purposes of explanation, numerous specific details are set forth in order to facilitate understanding. It may be evident, however, to one skilled in the art, that one or more aspects described herein may be practiced with a lesser degree of these specific details. In other instances, known structures and devices are shown in block diagram form to facilitate understanding.
To implement this functionality, the RF synthesizer 100 includes phase comparator 108 having first and second phase comparator input nodes 110, 112, respectively. The first phase comparator input node 110 is configured to receive the reference signal, SRef, for example from a crystal oscillator or other reference frequency source 124; and the second phase comparator input node 112 is coupled to an output of channel control block 114. The channel control block 114, which is arranged on a feedback path 116, receives the LO signal, SLO, as generated by a digitally controlled oscillator (DCO) 118 and adjusts the LO signal based on the channel word provided on 106, thereby generating a feedback signal, SFB. The phase comparator 108 compares the feedback signal, SFB, with the reference signal, SRef, and delivers a phase lock control signal, SPLC, based on this comparison. This phase lock control signal, SPLC, tends to adjust the output state of the DCO 118 until the LO signal reaches a target LO frequency which is given by the reference frequency multiplied by the channel word. As the channel word is changed to represent a new frequency, the channel control block 114 changes the feedback signal correspondingly, and the phase comparator 108 updates the phase lock control signal, SPLC, to induce a corresponding change in the DCO 118 to generate the new frequency.
Although this functionality is well understood, the inventors have appreciated that the phase comparator 108 may exhibit non-linear behavior over its operating range. Absent countermeasures, this non-linear behavior can cause the frequency of the LO signal, SLO, to vary undesirably from that of the target LO frequency over the operating range of the device. To limit this non-linear behavior, a non-linear error correction element 120 is included on a coupling path 122 extending between the phase comparator 108 and the DCO 118. As will be appreciated in more detail below, the non-linear error correction element 120 can account for non-linear behavior of the phase comparator 108 based on the channel word and/or the phase lock control signal, SPLC. To account for the non-linear behavior of the phase comparator 108, the non-linear error correction block 120 adjusts the phase lock control signal, SPLC, to provide an error corrected phase lock control signal, SECPLC. The SECPLC signal corrects for small non-linear effects of the phase comparator 108, and helps to provide extremely accurate output frequencies and a better balance of performance and power management for communication devices. A digital loop filter 126 can filter the SECPLC signal to provide a filtered error corrected phase lock control signal, SFECPLC, which is provided to the DCO 118 to retain acceptable DCO performance.
To achieve fractional multiplication, a sigma-delta modulator (SDM) 202 is used to dynamically change a division ratio of a multi-modulus divider (MMD) 204 arranged in feedback path 116A. The SDM 202 provides an integer sequence of MMD division ratios, which correspond to successive channel words provided on input 106A. A subtractor 206 determines the difference between the integer sequence of MMD division ratios and the channel words, wherein the difference represents SDM quantization noise. A summation element 208 keeps a running sum of this quantization noise. Unfortunately, this SDM quantization noise also appears as an artifact at the input of a time-to-digital converter (TDC) 210 and dominates the TDC input time variation compared to time jitter introduced by other components.
Referring briefly to
Referring back to
If the shape of the INL characteristic for TDC 210 is known beforehand (e.g. through measurements or from circuit simulations), then the non-linear scaling block 212 inside the non-linear error correction element 120A can be chosen accordingly, and the adaptive algorithm 216 selects predetermined coefficients for a linear combination of predetermined basis functions that parameterize the expected non-linearity. For the sinusoidal INL of
On the other hand, if the shape of TDC INL is not known beforehand, then the non-linearity of TDC 210 may be approximated by a linear combination of basis functions. In particular, such an approximation for a non-linear characteristic ƒ (the sum of gain and INL in
where Ψn, n=1, . . . , N, are the basis functions and cn, n=1, . . . , N, are the coefficients which are tuned by the adaptive algorithm 216 to minimize the error corrected phase lock control signal.
A preferred embodiment of a non-linear error correction element 500 which makes use of such basis functions is shown in
Typical basis functions include, but are not limited to, the following: (orthogonal) polynomials, splines, radial basis functions, (canonical) piecewise-linear and piecewise-orthogonal functions. For example, the first basis function Ψ1 (510) can comprise a first polynomial, a second basis function Ψ2 can comprise a second polynomial that is orthogonal to the first polynomial, . . . , and the Nth basis function ΨN (512) can comprise an Nth polynomial that is orthogonal to the first and second polynomials. The many basis functions enable considerable flexibility in the design and implementation of the non-linear error correction element 500, trading off increased approximation accuracy, and thus improved reduction of INL-induced distortion, with higher implementation complexity.
A more detailed basis function block 600 is the simplicial canonical piece-wise linear (SCPWL) function shown in
where the parameters β1≦β2≦ . . . ≦βN determine the transition points that divide the input range into affine segments.
Compared to prior art techniques, the proposed technique to compensate distortion introduced by the TDC INL has several advantages. Unlike LUT-based calibration of the TDC non-linearity, no special calibration signal is required, as the non-linear error correction element 120A is switched on simultaneously with the SDM 202 and directly uses the SDM quantization noise that ought to be cancelled. Thus, no dedicated calibration slot is required, reducing the total time for the frequency synthesizer to lock. Further, the adaptive algorithm 216 can automatically track changes in the INL characteristic of the TDC 210 (e.g. due to a temperature drift of analog components). This is advantageous when the RF synthesizer is operating continuously (like in continuous-mode systems such as UMTS), where slots for re-calibration of a LUT are not available. Also, the non-linear error correction element can often be implemented with standard logic cells and is thus easily portable to new process nodes.
At step 902 a reference signal is received. The reference signal has a reference frequency, which can be a fixed reference frequency such as provided by a crystal oscillator. The reference frequency can also be time-variant in other implementations.
At step 904 a channel word is received. The channel word sets an integer multiple or fractional multiple by which the reference signal is to be multiplied. For example, the fractional multiple can be in the form of N/M, wherein N and M are both positive integers. If N=5 and M=2, the channel word specifies that the reference frequency is to be multiplied by 5/2.
At 906, a phase lock control signal is generated based on the reference signal and the channel word. This phase lock control signal tends to induce phase and/or frequency changes in an LO signal provided at an output terminal of the RF synthesizer. However, the phase lock control signal can also include non-linearities over the operating range of the RF synthesizer.
To limit these non-linearities, at 908, a non-linear error correction procedure is applied to the phase lock control signal. This non-linear error correction procedure includes taking a difference between the channel word and an integer sequence of division ratios, wherein the difference represents SDM quantization noise. A running summation of SDM quantization noise is determined, and this summation is provided to a number of basis functions. These basis functions, which are supplied with respective coefficients, collectively model the non-linearity. The values of the basis functions and corresponding coefficients are then subtracted from the phase lock control signal to provide an error corrected phase lock control signal.
At 910, the error corrected phase lock control signal is provided to a digital loop filter, which generates a filtered error corrected phase lock control signal. This filtered error corrected phase lock control signal is, in turn, provided to the digitally controlled oscillator (DCO), which generates a corresponding local oscillator (LO) signal. The LO signal is locked onto the frequency and phase collectively specified by the reference frequency and channel word.
It will be appreciated that equivalent alterations and/or modifications may occur to those skilled in the art based upon a reading and/or understanding of the specification and annexed drawings. The disclosure herein includes all such modifications and alterations and is generally not intended to be limited thereby. For example, although the figures provided herein, are illustrated and described to have a particular doping type, it will be appreciated that alternative doping types may be utilized as will be appreciated by one of ordinary skill in the art.
In addition, while a particular feature or aspect may have been disclosed with respect to only one of several implementations, such feature or aspect may be combined with one or more other features and/or aspects of other implementations as may be desired. Furthermore, to the extent that the terms “includes”, “having”, “has”, “with”, and/or variants thereof are used herein, such terms are intended to be inclusive in meaning—like “comprising.” Also, “exemplary” is merely meant to mean an example, rather than the best. It is also to be appreciated that features, layers and/or elements depicted herein are illustrated with particular dimensions and/or orientations relative to one another for purposes of simplicity and ease of understanding, and that the actual dimensions and/or orientations may differ substantially from that illustrated herein.
Number | Name | Date | Kind |
---|---|---|---|
7848266 | Man et al. | Dec 2010 | B2 |
8050376 | Liu et al. | Nov 2011 | B2 |
8098104 | Wicpalek et al. | Jan 2012 | B2 |
8331520 | Ueda et al. | Dec 2012 | B2 |
8471611 | Sfikas et al. | Jun 2013 | B2 |
8508266 | Frantzeskakis et al. | Aug 2013 | B2 |
20080068236 | Sheba et al. | Mar 2008 | A1 |
20090147902 | Liu et al. | Jun 2009 | A1 |
20100020730 | Man et al. | Jan 2010 | A1 |
20100123488 | Palmer et al. | May 2010 | A1 |
20110002424 | Le Guillou | Jan 2011 | A1 |
20110007859 | Ueda et al. | Jan 2011 | A1 |
20110148490 | Lee et al. | Jun 2011 | A1 |
20130027102 | Chen et al. | Jan 2013 | A1 |
20130093524 | Nakamura | Apr 2013 | A1 |
20130113536 | Sfikas et al. | May 2013 | A1 |
Entry |
---|
Elvi Raeisaenen-Ruotsalainen; “A Low-Power CMOS Time-to-Digital Converter”; IEEE Journal of Solid-State Circuits, vol. 30, No. 9, Sep. 1995, p. 984-990. |
Manuel Mota, et al.; “A High-Resolution Time Interpolator Based on a Delay Locked Loop and a RC Delay Line”, IEEE Journal of Solid-State Circuits, vol. 34, No. 10, Oct. 1999, p. 1360-1366. |
Hsiang-Hui Chang, et al.; A Fractional Spur-Free ADPLL with Loop-Gain Calibration and Phase-Noise Cancellation for GSM/GPRS/EDGE; ISSCC 2008/Session 10/Cellular Transceivers/ 10.1; 2008 IEEE International Solid-State Circuits Conference, p. 200-201, 600. |
Pin-En Su, et al.; “Mismatch Shaping Techniques to Linearize Charge Pump Errors in Fractional-N PLLs”; IEEE Transactions on Circuits and Systems—I: Regular Papers, col. 57, No. 6, Jun. 2010, p. 1221-1230. |
A. Ravi, et al.; “A 9.2-12GHz, 90nm digital fractional-N synthesizer with stochastic TDC calibration and -35/-41dBc integrated phase noise in the 5/2.5GHz bands”; 2010 Symposium on VLSI Circuits/Technical Digest of Technical Papers, p. 143-144. |
A.C. Dent, et al.; “Linearization of Analog-to-Digital Converters”; IEEE Transactions on Circuits and Systems, vol. 37, No. 6, Jun. 1990, p. 729-737. |
Jochen Rivoir, “Statistical Linearity Calibration of Time-To-Digital Converters Using a Free-Running Ring Oscillator”, 15th Asian Test Symposium, 2006 IEEE Computer Society, p. 1-6. |
Rashid Rashidzadeh, et al.; “An All-Digital Self-Calibration Method for a Vernier-Based Time-to-Digital Converter”, IEEE Transactions on Instrumentation and Measurement, vol. 59, No. 2, Feb. 2010, p. 463-469. |
Pedro Julian, et al.; “High-Level Canonical Piecewise Linear Representation Using a Simplicial Partition”; IEEE Transactions on Circuits and Systems—I: Fundamental Theory and Applications, vol. 46, No. 4, Apr. 1999, p. 463-480. |
J.L. Figueroa, et al.; “A Simplicial Canonical Piecewise Linear Adaptive Filter”; Circuits Systems Signal Processing; vol. 23, No. 5, 2004, p. 365-386. |
Number | Date | Country | |
---|---|---|---|
20140097875 A1 | Apr 2014 | US |