The invention relates to pixel sensor cells and methods of manufacturing and, more particularly, to non-uniform gate dielectric charge for pixel sensor cells, e.g., CMOS optical imagers, and methods of manufacturing.
Pixel sensor cells (e.g., CMOS imagers) can suffer from added noise and reduced dynamic range due to reintroduction of stored FET-channel charge into the photo-collection region following an erase. For example, after erasing a photocell of charge, the pass gate is switched off, prior to exposure to a new image. In switching the pass gate off, some channel charge leaks back into the photo collector, contaminating the erased state and raising the noise floor (black level).
To address this issue, pixel sensor cells have been manufactured using doped polysilicon gate-electrodes with work function which changes laterally across the transfer gate. However, with doped polysilicon gates this is not scalable due to the length-scale of dopant interdiffusion in the polysilicon. Also, graded gate work-function has been used to provide a lateral channel field to help empty this pass-gate charge away from the photo collector to minimize this effect. However, this adds material complexities to the fabrication process.
Accordingly, there exists a need in the art to overcome the deficiencies and limitations described hereinabove.
In an aspect of the invention, a method comprises forming a gate dielectric on a substrate. The substrate includes a source/drain region and a photo cell collector region. The method further includes forming a non-uniform fixed charge distribution in the gate dielectric. The method further includes forming a gate structure on the gate dielectric.
In an aspect of the invention, a method of forming a pixel sensor cell comprises forming a gate dielectric on a substrate. The substrate includes a source/drain region and a photo cell collector region. The method further includes forming a resist on the gate dielectric and opening a hole in the resist to expose a portion of the gate dielectric. The method further includes implanting a charge into the gate dielectric to form a non-uniform fixed charge distribution in the gate dielectric, and stripping the resist. The method further includes forming a gate structure on the gate dielectric.
In an aspect of the invention, a pixel sensor cell comprises a collection area and a transfer FET. The transfer FET comprises a gate dielectric, where a portion of the gate dielectric has a fixed charge which is positioned so as to assist in evacuation of charge in a channel of the FET away from the collection area.
In another aspect of the invention, a design structure tangibly embodied in a machine readable storage medium for designing, manufacturing, or testing an integrated circuit is provided. The design structure comprises the structures of the present invention.
In further embodiments, a hardware description language (HDL) design structure encoded on a machine-readable data storage medium comprises elements that when processed in a computer-aided design system generates a machine-executable representation of the pixel sensor cells (PCS), which comprises the structures of the present invention. In still further embodiments, a method in a computer-aided design system is provided for generating a functional design model of the PCS. The method comprises generating a functional representation of the structural elements of the PCS.
The present invention is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present invention.
The invention relates to pixel sensor cells and methods of manufacturing and, more particularly, to non-uniform gate dielectric charge for pixel sensor cells, e.g., CMOS optical imagers, and methods of manufacturing. In embodiments, the pixel sensor cells include a fixed charge at one end of the gate dielectric. Depending on the location of the fixed charge and type of device, e.g., NFET or PFET, the fixed charge can either repel or repulse the stored channel charge away from the photo-collector of the pixel sensor cells when the transfer FET is shut off following an erase operation. Advantageously, the fixed charge will draw the charge from the photo-collector to enhance device performance. Also, advantageously, the present invention is scalable and avoids materials complexities.
In embodiments, the pixel sensor cells (e.g., optical imager) comprise a collection area (e.g., photo-collector) and a transfer FET. The transfer FET comprises a gate dielectric, where a portion of the gate dielectric has a fixed charge which is positioned so as to assist in the evacuation of charge in the channel away from the collection area. In embodiments, the dielectric can comprise a silicon oxynitride or high-k dielectric and the fixed charge comprises an alkali ion. In alternative embodiments, the fixed charge comprises a metallic ion. In still other alternative embodiments, the fixed charge can be any species with a low value of electronegativity (i.e., electrons are easily removed from the atomic species to leave a positive ion in a gate dielectric).
Still referring to
The resist 18 is patterned to form an opening 20 at one side of the structure. The opening will expose a portion of the gate dielectric 16, on one side of the structure, e.g., in the case of an NFET, near the source/drain region 12 (and remote from the photo collector region 14). In the case of an NFET, the structure undergoes an ion implantation with species that form positively charged ions (e.g., with low electronegativity) at the source/drain side 12 of the structure to form a positive charge region 22. The ion implantation can be, for example, any alkaline or metal material such as, for example, potassium, cesium, rubidium or other group I metals. In this manner, a laterally non-uniform fixed charge distribution (e.g., positive charge region 22) in the gate dielectric 16 can be formed to provide a built-in field. In this embodiment, the built-in field (i.e., positive charge region 22) pushes the device charge away from the photo collector region 14 when the transfer FET is off.
Still referring to
The resist 18 is patterned to form an opening 20 at one side of the structure 5, i.e., near the photo collector region 14 (remote from the source/drain region 12). The opening 20 will expose a portion of the gate dielectric 16, on one side of the structure, adjacent to the photo collector region 14. In the case of a PFET, the structure 5b undergoes a positive ion implantation near the photo collector region 14 to form a positive charge region 22B. The ion implantation can be, for example, any alkaline or metal material such as, for example, potassium, cesium, rubidium or other group I metals. In this manner, a laterally non-uniform fixed charge distribution (e.g., positive charge region 22B) in the gate dielectric 16 can be formed to provide a built-in field. In this embodiment, the built-in field (i.e., positive charge region 22B) pushes the device charge away from the photo collector region 14 when the transfer FET is off.
Design flow 900 may vary depending on the type of representation being designed. For example, a design flow 900 for building an application specific IC (ASIC) may differ from a design flow 900 for designing a standard component or from a design flow 900 for instantiating the design into a programmable array, for example a programmable gate array (PGA) or a field programmable gate array (FPGA) offered by Altera® Inc. or Xilinx® Inc.
Design process 910 preferably employs and incorporates hardware and/or software modules for synthesizing, translating, or otherwise processing a design/simulation functional equivalent of the components, circuits, devices, or logic structures shown in
Design process 910 may include hardware and software modules for processing a variety of input data structure types including netlist 980. Such data structure types may reside, for example, within library elements 930 and include a set of commonly used elements, circuits, and devices, including models, layouts, and symbolic representations, for a given manufacturing technology (e.g., different technology nodes, 32 nm, 45 nm, 90 nm, etc.). The data structure types may further include design specifications 940, characterization data 950, verification data 960, design rules 970, and test data files 985 which may include input test patterns, output test results, and other testing information.
Design process 910 may further include, for example, standard mechanical design processes such as stress analysis, thermal analysis, mechanical event simulation, process simulation for operations such as casting, molding, and die press forming, etc. One of ordinary skill in the art of mechanical design can appreciate the extent of possible mechanical design tools and applications used in design process 910 without deviating from the scope and spirit of the invention. Design process 910 may also include modules for performing standard circuit design processes such as timing analysis, verification, design rule checking, place and route operations, etc.
Design process 910 employs and incorporates logic and physical design tools such as HDL compilers and simulation model build tools to process design structure 920 together with some or all of the depicted supporting data structures along with any additional mechanical design or data (if applicable), to generate a second design structure 990.
Design structure 990 resides on a storage medium or programmable gate array in a data format used for the exchange of data of mechanical devices and structures (e.g. information stored in a IGES, DXF, Parasolid XT, JT, DRG, or any other suitable format for storing or rendering such mechanical design structures). Similar to design structure 920, design structure 990 preferably comprises one or more files, data structures, or other computer-encoded data or instructions that reside on transmission or data storage media and that when processed by an ECAD system generate a logically or otherwise functionally equivalent form of one or more of the embodiments of the invention shown in
Design structure 990 may also employ a data format used for the exchange of layout data of integrated circuits and/or symbolic data format (e.g. information stored in a GDSII (GDS2), GL1, OASIS, map files, or any other suitable format for storing such design data structures). Design structure 990 may comprise information such as, for example, symbolic data, map files, test data files, design content files, manufacturing data, layout parameters, wires, levels of metal, vias, shapes, data for routing through the manufacturing line, and any other data required by a manufacturer or other designer/developer to produce a device or structure as described above and shown in
The method as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims, if applicable, are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principals of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated. Accordingly, while the invention has been described in terms of embodiments, those of skill in the art will recognize that the invention can be practiced with modifications and in the spirit and scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
3823394 | Byrum, Jr. et al. | Jul 1974 | A |
3942161 | Byrum, Jr. et al. | Mar 1976 | A |
3982113 | Coldren | Sep 1976 | A |
4063131 | Miller | Dec 1977 | A |
4087805 | Miller | May 1978 | A |
4087807 | Miavecz | May 1978 | A |
4130779 | Miller et al. | Dec 1978 | A |
4246591 | Kosonocky et al. | Jan 1981 | A |
4331889 | Parrish | May 1982 | A |
4541068 | Tower | Sep 1985 | A |
4684812 | Tew et al. | Aug 1987 | A |
4707608 | DiBianca | Nov 1987 | A |
4746972 | Takanashi et al. | May 1988 | A |
4779004 | Tew et al. | Oct 1988 | A |
4801919 | Hansen et al. | Jan 1989 | A |
4897728 | Yamada | Jan 1990 | A |
4939560 | Narabu et al. | Jul 1990 | A |
4984044 | Yamamura | Jan 1991 | A |
5008758 | Burke | Apr 1991 | A |
5198673 | Rougeot et al. | Mar 1993 | A |
5381014 | Jeromin et al. | Jan 1995 | A |
5459509 | Monoi | Oct 1995 | A |
5459510 | Hamalainen | Oct 1995 | A |
5523603 | Fishbein et al. | Jun 1996 | A |
5532128 | Eggers et al. | Jul 1996 | A |
5576562 | Konuma | Nov 1996 | A |
5591996 | Haigh et al. | Jan 1997 | A |
5653939 | Hollis et al. | Aug 1997 | A |
5670322 | Eggers et al. | Sep 1997 | A |
5736732 | Possin et al. | Apr 1998 | A |
5760431 | Savoye et al. | Jun 1998 | A |
5771271 | Iodice | Jun 1998 | A |
5846708 | Hollis et al. | Dec 1998 | A |
5901257 | Chen et al. | May 1999 | A |
6177333 | Rhodes | Jan 2001 | B1 |
6305853 | Bishay et al. | Oct 2001 | B1 |
6326227 | Thomas et al. | Dec 2001 | B1 |
6330145 | Lepert et al. | Dec 2001 | B1 |
6346739 | Lepert et al. | Feb 2002 | B1 |
6440814 | Lepert et al. | Aug 2002 | B1 |
6492694 | Noble et al. | Dec 2002 | B2 |
6501142 | Thomas et al. | Dec 2002 | B2 |
6546326 | Gerdes | Apr 2003 | B1 |
6549235 | Fossum et al. | Apr 2003 | B1 |
6555842 | Fossum et al. | Apr 2003 | B1 |
6555888 | Lepert et al. | Apr 2003 | B2 |
6570617 | Fossum et al. | May 2003 | B2 |
6665009 | Dong | Dec 2003 | B1 |
6737329 | Lepert et al. | May 2004 | B2 |
6744068 | Fossum et al. | Jun 2004 | B2 |
6795342 | He et al. | Sep 2004 | B1 |
6803275 | Park et al. | Oct 2004 | B1 |
6825523 | Caprara et al. | Nov 2004 | B2 |
6856001 | Rhodes | Feb 2005 | B2 |
6888919 | Graf | May 2005 | B2 |
6912163 | Zheng et al. | Jun 2005 | B2 |
6914627 | Dong | Jul 2005 | B1 |
6969886 | Park et al. | Nov 2005 | B1 |
7071531 | Rhodes | Jul 2006 | B2 |
7105371 | Fossum et al. | Sep 2006 | B2 |
7115472 | Caprara et al. | Oct 2006 | B2 |
7118967 | Ngo et al. | Oct 2006 | B1 |
7132724 | Merrill | Nov 2006 | B1 |
7148525 | Mouli | Dec 2006 | B2 |
7163860 | Kamal et al. | Jan 2007 | B1 |
7208810 | Wright | Apr 2007 | B2 |
7227925 | Mansfield et al. | Jun 2007 | B1 |
7232724 | Shiraiwa et al. | Jun 2007 | B1 |
20050151218 | Mouli | Jul 2005 | A1 |
20050202584 | Mouli | Sep 2005 | A1 |
20050274994 | Rhodes | Dec 2005 | A1 |
20070018211 | Rhodes | Jan 2007 | A1 |
20070096176 | Mouli | May 2007 | A1 |
20110121313 | Briere | May 2011 | A1 |
Number | Date | Country | |
---|---|---|---|
20110278649 A1 | Nov 2011 | US |