Claims
- 1. A non-volatile memory device comprising:
- a semiconductor substrate of a first conductivity type;
- a source region and a drain region which are formed having a predetermined space between each other in said semi-conductor substrate, each region having a second conductivity type opposite to said first conductivity type;
- a first gate insulating layer formed on said substrate and having a uniform and very small thickness, said first gate insulating layer extending between said source region and said drain region;
- a second gate insulating layer formed on and coextensive with said first gate insulating layer and being substantially thicker than said first insulating layer;
- a gate electrode formed on said second gate insulating layer;
- a source electrode formed to make ohmic contact with said source region;
- a drain electrode formed to make ohmic contact with said drain region;
- said substrate further comprising:
- a first region extending from said source region toward said drain region and having said second conductivity type and a lower impurity concentration than said source region;
- a second region extending from said drain region toward said source region and having said second conductivity type and a lower impurity concentration than said drain region, said first gate insulating layer having peripheral edges on at least one part of said first extended region and on at least one part of said second extended region, but not on said source region and said drain region.
- 2. The non-volatile memory device of claim 1 wherein said first gate insulating layer comprises a SiO.sub.2 film.
- 3. The non-volatile memory device of claim 1 wherein said first gate insulating layer comprises an SiO.sub.2 film formed on said substrate and said second gate insulating layer comprises an Si.sub.3 N.sub.4 film formed on said SiO.sub.2 film.
- 4. A non-volatile memory device comprising:
- a semi-conductor substrate of one conductivity type;
- a source region and drain region of opposite conductivity formed in said substrate, said source region being a predetermined distance from said drain region, the portion of said semiconductor substrate between said source and drain regions including a gate region, a double-layered gate insulating film formed on said gate region and comprising an SiO.sub.2 film formed on the surface of said substrate and an insulating film of Si.sub.3 N.sub.4 formed on and coextensive with said SiO.sub.2 film, said Si.sub.3 N.sub.4 film being thicker than said SiO.sub.2 film, each of the source and drain regions having a higher impurity concentration portion and a lower impurity concentration portion, said double-layered gate insulation film being formed on said lower impurity concentration portions and on the area of said semi-conductor substrate between said lower impurity concentration portions of said source and drain regions.
Priority Claims (1)
Number |
Date |
Country |
Kind |
50/21636 |
Feb 1975 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 658,535 filed Feb. 17, 1976, now abandoned.
US Referenced Citations (5)
Non-Patent Literature Citations (1)
Entry |
A. Platt et al., "FET Fabrication", IBM Technical Disclosure Bulletin, vol. 14, No. 1, Jun. 1971, pp. 247-248. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
658535 |
Feb 1976 |
|