1. Technical Field
This disclosure relates to non-volatile memory unit and method for manufacturing the same, in particular, to a damascene and a flattening process using dielectric layer for hard mask to form erase gate (EG) and the selective gate (SG).
2. Related Art
A split gate unit is widely used in independent and embedded type non-volatile application. Since it has a smaller sector cleaning and a more easily supported circuit design, in the embedded non-volatile IC industry it becomes more and more important. For instance, could be used at the MCU and smartcard.
In previous non-volatile memory units of split gate of the Microchip™ and SST™ are consider to be easily manufactured and have a reliable reliabilities, thus are considered a most approval solution nowadays. In the core of the non-volatile memory unit, double layered polycrystalline silicon layer is consider as the floating gate of the first polycrystalline silicon layer and selective gate of the second polycrystalline silicon layer. As the IC device become smaller and smaller, the double polycrystalline silicon of slit gate could not satisfy the nowadays' trend.
By adding addition polycrystalline silicon layer for couple control gate, the tri-polycrystalline silicon split gate is getting smaller and also gains its importance. In the core of the non-volatile, in this technique, the three-layer polycrystalline silicon is considered as the floating gate of the first polycrystalline silicon layer, the second polycrystalline silicon layer as couple control gate, and the third polycrystalline silicon layer as erase gate/selective gate.
Similar to convention non-volatile memory unit of stacking gat, such as ETOX. First of all, formed the floating gate along the bit line direction, and formed the couple control gate (CG) as mask for etching the floating gate. By back-etching tri-polycrystalline silicon to form the erase gate and the select separator of the erase gate and selective gate. Since the erase gate and select separator includes different gate dielectric for different usage, so the fabrication process of the transistor oxide layer of the selective gate and the tunnel oxide layer have to be carefully consider.
Unfortunately, at the existing split gate structure and manufacturing method the above said request are hard to realize. The dielectric between the floating gate and the selective gate has to integrate to the combination of the tunneling oxide layer, which disposed between the floating gate and the selective gate. Therefore, the manufacturing process will be more complicate and lack of flexibility thus became a closed system. Finally and most importantly, now existing tri-polycrystalline silicon split gate cannot avoid involving etching, and growing of the oxidizing layer with rough surface of the floating gate. The floating gate is used in erasing the nodes. Assume that the surface of the polycrystalline silicon and the tunneling oxide layer are not carefully handle, the uneven micro surface structure of the floating gate polycrystalline silicon will not be able to cause the tunneling effect of the tunnel oxidation layer thus affect the reliability.
In view of the aforementioned problems, this disclosure provides a non-volatile memory unit and method for manufacturing the same, to a damascene and a flattening process using dielectric layer for hard mask to form erase gate and selective gate.
Another objection of the present invention is to provide a non-volatile memory unit and method that could form ON or ONO separator at the sidewall of selective gate. With this arrangement, the floating gate and the selective gate could be electrical isolated.
Accordingly, this disclosure provides a method for manufacturing a non-volatile memory unit that comprises:
providing a substrate;
formed a first base dielectric layer on the substrate;
formed a sacrificial layer and a first polycrystalline silicon layer on the first base dielectric layer;
defining a first pattern opening and a second pattern opening at the first base dielectric layer, the sacrificial layer and the first polycrystalline silicon layer;
performing ion implantation according to the first pattern opening;
selectively changing the thickness of the first base dielectric layer in order to from damascene grooves that spaced apart along the horizontal direction;
formed a sidewall dielectric layer at two side of the first polycrystalline silicon layer and the sacrificial layer;
formed a second base dielectric layer on the substrate of the second pattern opening;
formed damascene grooves along the horizontal direction at the first polycrystalline silicon layer, the sacrificial layer and the sidewall dielectric layer;
formed a second polycrystalline silicon layer on the first base dielectric layer and the second base dielectric layer;
formed a covering dielectric layer on the second polycrystalline silicon layer;
formed a coupled dielectric layer on the first polycrystalline silicon layer, the sidewall dielectric layer and the covering dielectric layer;
selectively formed a third polycrystalline silicon layer on the coupled dielectric layer; and
defining a third pattern opening and performing ion implantation.
According to one embodiment of the present invention, applying the photoresist is a hard mask, etching the scarifying layer and the first polycrystalline silicon layer are operated at the region outside the first pattern opening and the second pattern opening, thus formed the scarifying layer on the first polycrystalline silicon layer. The stacked separated scarifying layer and the first polycrystalline silicon layer are separated along the horizontal direction
According to one embodiment of the present invention, the first polycrystalline silicon further comprising a floating gate (FG) formed on the first base dielectric layer via the first pattern opening and the second pattern opening.
According to one embodiment of the present invention, via the second pattern opening, formed a thinned first base dielectric layer under the second pattern opening.
According to one embodiment of the present invention, via the second pattern opening, a thinned first base dielectric layer under the second pattern opening is formed.
According to one embodiment of the present invention, a separator at each side of the scarifying layer upon the second pattern opening is formed, and the separators are electrical isolated.
According to one embodiment of the present invention, a temporally sidewall dielectric layer at the sidewall of the first polycrystalline silicon layer is formed. Selectively thicken the first base dielectric layer and formed the temporally sidewall dielectric layer and the sidewall of the first polycrystalline silicon layer at the same time, connecting the first base dielectric layer.
According to one embodiment of the present invention, selectively changed the thickness of the first base dielectric layer, and removes the temporally sidewall dielectric layer that formed at the sidewall of the first polycrystalline silicon layer.
According to one embodiment of the present invention, a temporally base dielectric layer at the second pattern opening at the substrate is formed. A trench above second pattern opening and the between the temporally base dielectric layer and the sidewall dielectric layer is also formed.
According to one embodiment of the present invention, according to the mask defined by the second pattern opening, removing the temporally base dielectric layer at the second pattern opening.
According to one embodiment of the present invention, a separator at each side of the sidewall of the scarifying layer at the second pattern opening, and the separators electrical isolated is formed.
According to one embodiment of the present invention, a fourth polycrystalline silicon layer is formed. The fourth polycrystalline silicon layer and second polycrystalline silicon layer both are formed in the damascene grooves. Wherein the second polycrystalline silicon layer is formed in the damascene grooves of the first pattern opening and the fourth polycrystalline silicon layer is formed in the damascene grooves of the second pattern opening.
According to one embodiment of the present invention, the scarifying layer according to the first and the second pattern openings is removed. The scarifying layer outside first and the second pattern openings are removed.
According to one embodiment of the present invention, defining a third pattern opening, defining the region outside the third pattern opening as a mask. The second polycrystalline silicon layer outside the third pattern opening is removed.
According to one embodiment of the present invention, a first dielectric layer is defined, the first dielectric layer comprising the first and the second base dielectric layers formed on the substrate.
According to one embodiment of the present invention, a second dielectric layer is defined, the second dielectric layer comprising the sidewall dielectric layer formed at two sides of the scarifying layer and the first polycrystalline silicon layer, and the covering dielectric layer formed on the second polycrystalline silicon layer, wherein the second dielectric layer covers the erase gate (EG) and the selective gate (SG).
This disclosure further discloses non-volatile memory unit includes a substrate, a first dielectric layer, an erase gate, a floating gate, a second dielectric layer and couple control gate.
The substrate has a source region and a drain region formed on the surface of the substrate, and the source region and the drain region are separated apart via a channel region. The first dielectric layer forms on the substrate and defines a first pattern opening along the depth direction on the first dielectric layer. The erase gate (EG) forms on the first dielectric layer and disposed upon the first pattern opening's projection along the depth direction. The floating gate (FG) forms on the first dielectric layer and near the erase gate. The selective gate (SG) forms on the first dielectric layer and near the floating gate, wherein the selective gate and the floating gate are disposed upon the projection of the channel region along the depth direction. The second dielectric layer forms on the first dielectric layer and covers the erase gate and the selective gate, wherein the floating gate is disposed between two adjacent second dielectric layers. The coupled dielectric layer, formed on the erase gate, the floating gate, the selective gate and the second dielectric layer. The couple control gate (CG), formed on the coupled dielectric layer.
A first pattern opening of the first dielectric layer has a first thickness. The first dielectric layer below the projection of the floating gate has a second thickness, and the thickness of the first dielectric layer below the projection of the selective gate is defined as a third thickness. The first thickness is thicker than the second thickness, and the second thickness is thicker than the third thickness.
According to one embodiment of the present invention, the second dielectric layer is disposed between the two sides of the erase gate, and the second dielectric layer is formed from two sides of the first pattern opening from the central of the erase gate
According to one embodiment of the present invention, the first dielectric layer has a second pattern opening, which defined by the selective gate (SG) along the depth direction.
According to one embodiment of the present invention, the first dielectric layer has a third pattern opening, which is defined by the source region along the depth direction.
According to one embodiment of the present invention, the selective gate (SG) further comprises a separator formed above the second pattern opening at each side of the selective gate (SG), and the separator is electrical isolated.
According to one embodiment of the present invention, the erase gate (EG) and the selective gate (SG) are formed in the damascene grooves, and the floating gate (FG) and the second dielectric layer are disposed between the erase gate (EG) and the selective gate (SG).
According to one embodiment of the present invention, the second dielectric layer that formed above the erase gate (EG) and the selective gate (SG) is covered by a covering dielectric layer and the covering dielectric layer is parallel to the first dielectric layer.
This disclosure will become more fully understood from the detailed description given herein below for illustration only, and thus not limitative of this disclosure, wherein:
In the following description related to semiconductor processes, the terms common in the semiconductor processing field, such as the techniques of “formation of an oxidation layer”, “lithography”, “etching”, “cleaning”, “diffusion”, “ion implantation”, “chemical and physical vapor deposition”, will not be described to avoid redundancy if these terms do not involve the technical features of the present invention.
Present invention disclosed a scale-down, reliable polycrystalline silicon to polycrystalline silicon, and characterize at erasing at the interface of polycrystalline silicon to source gate. Present invention is related to structure and manufacture method of a non-volatile memory unit 2 of tri-polycrystalline silicon split gate.
Formed tri-polycrystalline silicon split gate according to conventional method, by operating two sides of the floating gate (FG) 23 and the couple control gate (CG) 24, to back and forth etch and define separators 153. With the help of the depositing and flattening processes of the first polycrystalline silicon, and the scarifying layer 16 (such as silicon nitride, silicon oxidation, or the combination of the two) could formed into a damascene stable unit structure for erasing the pattern definitions of the erase gate (EG) 21 and the selective gate(FG)22.
In present invention a method for manufacturing a non-volatile memory unit (Si) is provided. More particularly, the non-volatile memory unit 2 is tri-polycrystalline silicon split gate. Please refer to
Further, form a stacked structure of the sacrificial layer 16 and the first polycrystalline silicon layer 11, and the sacrificial layer 16 and the first polycrystalline silicon layer 11 are formed in sequence on the first base dielectric layer 101, and defines pattern on the photoresist via lithography mean. The sacrificial layer 16 and the first polycrystalline silicon layer 11 form the first pattern opening 191 and a second pattern opening 192 (S103). That is, the sacrificial layers 16 and the stacked structure of the first polycrystalline silicon layer 11 are formed on the first base dielectric layer 101 at the region outside the first pattern opening 191 and a second pattern opening 192.
In addition, the sacrificial layers 16 and the stacked structure of the first polycrystalline silicon layer 11 that the adjacent to each other is separated. For instance, after disposing the polycrystalline silicon, the polycrystalline silicon will be etched to predetermined thickness, and one of the first polycrystalline silicon 11 is the floating gate (FG) 23.
As for the pattern opening, a photoresist layer or a mask layer is made in advance. By the means of lithography or with the combination of lithography and etching technique, the photoresist is patterned. Therefore, there will be no photoresist or mask within this region, photoresist or mask will only dispose outside this region. The vacant or opening at the photoresist or mask layer is called pattern opening.
In one of the embodiment of present invention, the thickness of the sacrificial layer 16 is range from 200-1500 nm, preferably 700 nm. Sacrificial layer 16 could be a single silicon nitride (SiN) layer, nitride-oxide-silicon complex (SiON), or a multiple stacked dielectric layer. The multiple stacked dielectric layer could be oxide-nitride-oxide (ONO) or oxide-nitride-oxide-nitride (ONON). Others, the thickness of the first polycrystalline silicon 11 ranges from 300-2000 nm, preferably 1000 nm.
Please refer to
Then refer to
Accordingly, while thickening the first base dielectric layer 101, the sidewall of the first polycrystalline silicon layer 11 forms a temporally sidewall dielectric layer 161. At the same time, the temporally sidewall dielectric layer 161 could connect the first base dielectric layer 101. For instance, by the means of high temperature oxidation, while thickening the silicon oxide of the first base dielectric layer 101, the polycrystalline silicon of the first polycrystalline silicon layer 11 will be expose and formed into silicon oxide thus become temporally sidewall dielectric layer 161.
Please refer to
Please refer to
Particularly, at the sidewall dielectric layer 152 above the first pattern opening 191, form two sides of the first pattern opening to the the central direction of the erase gate (EG) 21, the sidewall dielectric layer 152 of the second dielectric layer 26 is formed at two sides of the floating gate (FG) 23.
The width of the first pattern opening 191 along the horizontal direction is smaller than the width of the erase gate (EG). On other way of speaking, the first pattern opening 191 along the horizontal direction is disposed between the interval that formed by two sacrificial layers 16 that adjacent to each other, which includes the erase gate (EG) and the sidewall dielectric layer 152.
Please refer to
Please refer to
More particularly, selectively thicken the first base dielectric layer 101 under the first pattern opening 191 and the second base dielectric layer 102 under the second pattern opening 192. Along the horizontal direction the polycrystalline silicon layer 11 and the sacrificial layer 16 are stacked at the first base dielectric layer 101 and the second base dielectric layer 102, and between the two the damascene grooves 17 are formed. The damascene grooves 17 are disposed at the projections of the first pattern opening 191 and the second pattern opening 192.
To be noted that in different patches and different manufacturing process, along the horizontal direction, the first dielectric layer 25 is defined at the dielectric layer. the first dielectric layer 25 includes the first base dielectric layer 101 under the floating gate (FG) 23 of the first polycrystalline silicon layer 11, the thicken first base dielectric layer 101 and the second base dielectric layer 10 formed at the substrate 10 under the notch 18 of the second pattern opening 192.
In one embodiment, the transistor dielectric layer 292 of the second base dielectric layer 102 has high-k dielectric material or low-k dielectric material, such as nitrided silicon oxide (SiON), zirconium oxide (HfO2), or tantalum pentoxide (Ta2O5). Furthermore, the first base dielectric layer 101 at the second pattern opening 192 will maintain a thickness thinner than 20 nm, which is the thickness of equivalent oxide thickness, EOT). Except the above said steps, present invention could also include steps like annealing process or other defect reducing or removing process for the first base dielectric layer 101 and the second base dielectric layer 102.
Please refer to
The second polycrystalline silicon layer 12 includes the erase gate (EG) 21 of the second polycrystalline silicon layer 12 at the first pattern opening 191 of the first base dielectric layer 101, and the selective gate (SG) 22 of the second polycrystalline silicon layer 12 at the second base dielectric layer 102. Wherein, the second polycrystalline silicon layer 12 includes the erase gate (EG) 21 and selective gate (SG) 22.
In other way of speaking, at the first pattern opening 191 of the first dielectric layer 25 forms an erase gate (EG) 21. At the second pattern opening 25 of the first dielectric layer 25 formed the selective gate (SG) 22. For example, by the means of high temperature oxidation or chemical vapor deposition, after disposing the poly-Si, the poly crystalline silicon is etched to a predetermined thickness to form into the erase gate (EG) 21 and selective gate (SG) 22.
Please refer to
More importantly, defines a second dielectric layer 26, which includes a sidewall dielectric layer 152 and a covering dielectric layer 151 of the first base dielectric layer 101. That is, the second dielectric layer 26 on the first dielectric layer 25 covers the second polycrystalline silicon layer 12. Others, defines a tunneling dielectric layer 291, which defines between the erase gate (EG) 21 of the first polycrystalline silicon layer 11 and the sidewall dielectric layer 152 of the second polycrystalline silicon layer 12. In other words, the second dielectric layer 26 includes the tunneling dielectric layer 291 of the sidewall dielectric layer 152 and covering dielectric layer 151.
Please refer to
Please refer to
Please refer to
Please refer to
Finally, according to the method of the non-volatile memory unit (51), the memory unit 2 is made in sequence.
Other, please refer to
More importantly, at the step S107-S109 of “formed a second base dielectric layer 102 and the sidewall dielectric layer 152”, the present invention further defines a first dielectric layer 25 and a second dielectric layer 26. The first dielectric layer 25 and the second dielectric layer 26 respectively represent horizontal and vertical direction dielectric layers that formed in different steps. First, the first dielectric layer 25 includes the first base dielectric layer 101 formed on the substrate 10 and the second base dielectric layer 102 formed on the substrate 10. The second dielectric layer 26 includes the sidewall dielectric layer 152 of the first base dielectric layer 101, and the covering dielectric layer 151. That is, the second dielectric layer 26 on the first dielectric layer 25 covers the second polycrystalline silicon layer 12.
In addition, a tunneling dielectric layer 291 is defined between the erase gate (EG)21 of the first base dielectric layer 11 and the sidewall dielectric layer 152 of the floating gate (FG) 23 the second base dielectric layer 21. A transistor dielectric layer 292 is defined being disposed under the selective gate (SG) 22 of the second base dielectric layer 102. A floating gate dielectric layer 293 is defined being disposed under the floating gate (FG) 23 of the second polycrystalline silicon layer of the first first base dielectric layer 101.
In other word, the first dielectric layer is defined, which comprises the transistor dielectric layer 292 of the second base dielectric layer 102 and floating gate dielectric layer 293 of the first base dielectric layer 101. Others, the second dielectric layer comprises the tunneling dielectric layer 291 of the sidewall dielectric layer 152 and the covering dielectric layer 151.
Others, the memory unit 2 is made. Dispose the first polycrystalline silicon layer 11 (S107) to form the erase gate (EG) 21 and the selective gate (SG) 22. Dispose the second polycrystalline silicon layer 12 (S112) to form the floating gate (FG) 23 of the second polycrystalline silicon layer 12. Dispose the third polycrystalline silicon layer 13 (S115) to form the couple control gate (CG) 24 of the third polycrystalline silicon layer 13.
In one embodiment, the erase gate (EG) 21 and the first pattern opening 191 are made in different patches and different manufacturing process. The first dielectric layer 25 has a first thickness T1 that range between 300-600 nm, the floating gate (FG) 23 along the depth direction. The second thickness T2 of the first dielectric layer 25 is range between 70-150 nm, preferably 100 nm. The selective gate (SG) and the second pattern opening along the depth direction, the transistor dielectric layer 292 of first dielectric layer 25 has a third thickness range between 50-150 nm. Except the above said steps, present invention could also include steps like annealing process or other defect reducing or removing process.
As for damascene, at step S110, the damascene grooves 17 could fill in the second polycrystalline silicon layer 12 and form a silicon dioxide (SiO2) or Silicon nitride (Si3N4) layer as a hard mask. In the later process, such as removing photoresist, the hard mask could avoid the dielectric layer being destroyed during the etching process. Furthermore, part of the structure could apply the buried hard mask technique, with an etching stop layer or hard mask design could eliminate the alignment error during the structure constructing process.
Removing the sacrificial layer 16, then by back-filling and back-etching the patterned second polycrystalline silicon layer 12, a erase gate (EG) 21 and a selective gate (SG) 22 are formed. Before disposing every selective gate (SG) 22 and the floating gate (FG) 23 poly crystalline silicon (S112), the transistor dielectric layer 292 of the selective gate (SG) 22 and the tunneling dielectric layer 291 of the erase gate (EG) 21 are independently manufactured (S111). In the step (S111) of disposing the dielectric layer 15, the dielectric layer 15 is formed into a first dielectric layer 25 and a second dielectric layer 26. Therefore, the first dielectric layer 25 will be disposed below the projection of the floating gate (FG) 23 is floating gate dielectric layer 293. At the first dielectric layer 25 below the projection of the selective gate (SG) is the transistor dielectric layer 292 of the selective gate (SG) 22. The second dielectric layer 26 is disposed between the erase gate (EG) 21 and the floating gate (FG) 23, which the tunneling dielectric layer 291 of the erase gate (EG) 21.
Please refer to
Then formed a first dielectric layer 25 at the substrate 10, and the first dielectric layer 25 has a first pattern opening 191 and a second pattern opening 192. The first pattern opening 191 could define the source region 201 along the depth direction. A floating gate (FG) 23 is formed on the first dielectric layer 25, and the floating gate (FG) 23 is near the erase gate (EG) 21. At the step S102 of formed the first polycrystalline silicon layer, the first polycrystalline silicon layer has a first polycrystalline silicon layer 11 that disposed at the first pattern opening 191 and the second pattern opening 192. Part of the first polycrystalline silicon layer is disposed between the erase gate (EG) 21 and the selective gate (SG) 22. By the means of lithography, the second polycrystalline silicon layer 12 forms an independent region of the floating gate (FG) 23.
Then, formed an erase gate (EG) 21 on the first dielectric layer 25, the erase gate (EG) 21 is disposed at the projection of the first pattern opening 191 along the depth direction. At the step S110 of formed the second polycrystalline silicon layer 12, the second polycrystalline silicon layer 12 includes an erase gate (EG) 21 that formed on the first pattern opening 191 of the first dielectric layer 25. At the step of formed the first dielectric layer 25 and the second dielectric layer 26, the first dielectric layer 25 further includes a first base dielectric layer 101.
Similarly, forming a selective gate (SG) 22 on the the first dielectric layer 25, the selective gate (SG) is disposed above the projection of the second pattern opening 192 along the depth direction, and the selective gate (SG) 22 is adjacent to the floating gate (FG) 23. The selective gate (SG) 22 and the floating gate (FG) 23 are disposed above the projection of the channel region 203. At the step S110 of formed the second polycrystalline silicon layer 12, the selective gate (SG) 22 and floating gate (FG) 23 could form in the damascene grooves 17. On the first dielectric layer 25 between the first polycrystalline silicon layer 11 and the second dielectric layer 26 the damascene grooves 17 are formed. The damascene grooves 17 are disposed above the projection of the first pattern opening 191 and the second pattern opening 192.
The second dielectric layer 26 forms on the first dielectric layer 25. The second dielectric layer 26 covers the erase gate (EG) 21 and the selective gate (SG) 22. The floating gate (FG) 23 is disposed between two adjacent second dielectric layers 26. That is, the second dielectric layer 26 is disposed between the erase gate (EG) 21 and the floating gate (FG), and between the first dielectric layer 25 and the second dielectric layer 26.
At the step S109 the second dielectric layer 26 is formed on the first dielectric layer 25. The second dielectric layer 26 covers the erase gate (EG) 21 and the selective gate (SG) 22. The floating gate (FG) 23 is disposed between two adjacent second dielectric layers 26. Practically, the second dielectric layer 26 is formed from along direction of two sides of the first pattern opening, 191 and disposing at the two sides of the erase gate (EG) 21 to a second dielectric layer 26. The width of the first pattern opening 191 along the horizontal direction is equal to the width of the erase gate (EG) 21 and the second dielectric layer 26. In other way of speaking, only the erase gate (EG) 21 and the second dielectric layer 26 are disposed within the interval two adjacent scarifying layers at the first pattern opening 191.
Accordingly, a coupled dielectric layer 28 is formed on the erase gate (EG) 21, floating gate (FG) 23, selective gate (SG) 22 and the second dielectric layer 26. At the step S114 of formed the coupled dielectric layer 28, the coupled dielectric layer 28 covers and forms on the top of the above said layers. Please refer to 1M, the coupled dielectric layer 28 is formed into a continuous concave and convex shape and covers the second dielectric layer 26, the erase gate (EG) 21, the selective gate (SG) 22 and the floating gate (FG) 23. Furthermore, as for
Last but not least, the couple control gate (CG) 24 is formed on the coupled dielectric layer 28. Therefore, in present invention the first pattern opening 191 of the first dielectric layer 25 has a first thickness T1, along the depth direction and below the projection of the floating gate (FG) 23 of the first dielectric layer 25 is defined as a second thickness T2, and along the depth direction below the projection of the selective gate (SG) 22 is defined as a third thickness T3. The first thickness T1 is thicker than the second thickness T2, and the second thickness is thicker than the third thickness T3.
Furthermore, the second dielectric layer 26 is disposed between the erase gate (EG) 21 and the floating gate (FG) 23, thus is disposed at the tunneling dielectric layer 291 of the erase gate (EG) 21. Others, the first dielectric layer 25 is disposed under the projection of the selective gate (SG) 22, that is, the transistor dielectric layer 292 of the selective gate (SG) 22. The first base dielectric layer is disposed under the projection of the floating gate (FG) 23, that is, the floating gate dielectric layer 293 of the floating gate (FG) 23.
In one embodiment, the first dielectric layer 25 has a first pattern opening 191, which is defined by the source region 201 along the depth direction. The first dielectric layer 25 has a second pattern opening 192, which defined by the selective gate (SG) 22 along the depth direction. The first dielectric layer 25 has a third pattern opening 193, which is defined by the source region 202 along the depth direction.
Please refer to
Thus, in order to independently produce the tunneling dielectric layer 291 of the erase gate (EG) 21 and the transistor dielectric layer 292 of the selective gate (SG) 22, one of the remove and refilled polycrystalline silicon gate (normal SG) could be use and select for inserting extra polycrystalline silicon refill and flattening process. Continuous disposing and dry/wet etching of the silicon nitride and silicon oxide is contributed to erase the substrate of the erase gate (EG) 21 and the selective gate (SG) 22. The tunneling dielectric layer 291 and the transistor dielectric layer 292 are selectively connected.
Please refer to
Please refer to
The non-volatile memory arrays 2 of the present invention program a low power hot electron injection programming, and a high reliability poly silicon and poly silicon tunneling and erasing, and low voltage logically compatible character. By rapidly program the logically compatible oxide layer of the selective gate damascene (SG, WL) 22, the programed voltage and current could be precisely control. By pre-formed the tunneling dielectric layer 291 and the pad separators 253 of ON or ONO, the erasing injecting terminal of the floating gate 23 (FG) has an undestroyed and fine surface therefore provides a highly reliability erasing.
More important, since the present invention will be integrated with other advanced logic compatibility to scale down in size, the programing voltage will be easily reached. The transistor oxide layer of the selective gate damascene could integrate to allow the maximum current output. The above non-volatile memory unit of split gate is made of damascene process, and could be used with conventional flattening unit structure such FINFET. There will be no difficult for additional scaling down.
According to some electrical need of some application, such as EEPROM. The erase gate (EG) 21 and the couple control gate (CG) 24 could be physically or electrically connected. Or the couple control gate (CG) 24 could replace the erase gate (EG) 21 and enhances the coupling ratio of low voltage operation of the floating gate (FG) 23.
During the electron erasing period, the trapping of the tunneling oxide layer is considered as the major reason of narrowing the operating cycle and the decaying the withstand voltage. Usually, the silicon oxide growing at high temperature or CVD of silicon hydride (SiH4) reaction could form the oxide layer both are fine tunneling dielectric layer 291. By depicting the content of the nitride in the silicon oxide, the silicon oxide is processed by the nitrogen oxide (NO) or the nitrous oxide (N2O), in order to reduce the trap density at the interface of the silicon oxide and silicon oxide-silicon oxide.
Silicon oxide contains excess nitride will become serious electron trap, in some extreme cases such as SONOS. Film with abundance nitride could be used as a storage media of the electrons but not for obvious tunneling route. Therefore, the content of the nitride of the silicon oxide has to be control. In the present invention, the major advantage of the sequence in the process is that the transistor dielectric layer 292 of the selective gate (SG) 22 and the tunneling dielectric layer 291 of the erase gate (EG) 21 could be independently manufactured.
Please refer to
Please refer to
Accordingly, selective gate (SG) 22 of each row is connected via the first direction X, and is electrical connected as shown in 5221, 5222, 5223 and 5224. The source region 201, shared each two adjacent columns of non-volatile memory units 2, 20, 3 and 4. As shown as 5011 and 5012, the shared source regions 201 at the same row connected via the first direction X and are electrical connected. As shown as 5241 and 5242, the shared couple control gate (CG) of each adjacent non-volatile memory units in every column via the first direction X and are electrical connected.
As shown as bit lines 560, 561, 562, 563 and 564, the source regions 202 at each column is connected through a through hole via a metal layer along the second direction Y are electrical connected. These floating gates (FG) 23 are independent and do not intersect with each other. The floating gates (FG) 23 are electrical insulated and do no connect with outside, in order to store the storing status of the non-volatile memory units 2, 20, 3 and 4. As shown in 5231, 5232, 5233 and 5234, the word lines 580, 581, 582 and 583 of the non-volatile memory units 2, 20, 3 and 4 are disposed correspondingly to each the floating gates (FG) 23.
In one embodiment, please refer to
Below will explain the detail the operation method of the non-volatile memory unit array 5 configured by non-volatile memory units 2, 20, 3 and 4. As for non-volatile memory unit array's structure of the present invention, partial erase operation could be applied at any two adjacent rows of the shared source region 201. For example, erasing the word lines 582583 of non-volatile memory units 2, 20, 3 and 4, more precisely erasing the two rows where the word lines 582583 are disposed. At the shared source region 201, a 6V voltage is applied, and a negative 9V voltage is applied at the couple control gate (CG) 5242. Therefore, the electrons are removed from the floating gate (FG) 23 and tunneling to the source region 201. Then the equivalent polarity of these two rows of the floating gate (FG) 5233, 5234 will be positive voltage.
While undergoes an operation of writing “0”, such as undergoes an operation of writing “0” at the word lines 582 of the non-volatile memory units 2, 20, 3 and 4. For example, 5-6 V is applied at the at source region 5012, 9V is applied at the couple control gate (CG) 5242, 0V is applied at drain region 202, 1V is applied at and the selective gate (SG) 5223. By the mechanism of the hot-electron injection, electrons are removed from the high electric field region of the channel to the floating gate (FG) 5233. Thus, the equivalent polarity of the floating gate (FG) 5233 will be negative voltage.
Perform a reading operation, such as a reading operation for word lines of non-volatile memory units 2, 20, 3 and 4. Applied 0V at source region 5012 and couple control gate (CG) 5242, or applied 1V at source region 202 applied and a supply voltage Vcc at selective gate (SG) 5223. The channel below the selective gate (SG) 5223 will be on. Wherein the supply voltage Vcc is the supply voltage of the memory circuit, in conventional amplifier using 0.18 micro CMOS technology, the supply voltage Vcc will be 1.8V.
Assume that the status of the word lines 582 of the non-volatile memory units 2, 20, 3 and 4 are “0”, that is the equivalent polarity of the floating gate (FG) 5233 will be negative voltage and the current in the channel is proximally 0. On the other hand, the status of word lines 582 of the non-volatile memory units 2, 20, 3 and 4 are “1”, that is the equivalent polarity of the floating gate (FG) 5233 will be positive voltage. During then, the current exist in the channel is about 30 nm. By detecting the channel current of the channel region 203, the storage content of the non-volatile memory units 2, 20, 3 and 4 are known.
The foregoing description of the exemplary embodiments of the disclosure has been presented only for the purposes of illustration and description and is not intended to be exhaustive or to limit the disclosure to the precise forms disclosed. Many modifications and variations are possible in light of everything above. The embodiments were chosen and described in order to explain the principles of the disclosure and their practical application so as to enable others of ordinary skill in the art to utilize the disclosure and various embodiments and with various modifications as are suited to the particular use contemplated. Alternative embodiments will become apparent to those of ordinary skills in the art to which the present disclosure pertains without departing from its spirit and scope.
Accordingly, the scope of the present disclosure is defined by the appended claims rather than the foregoing description and the exemplary embodiments described therein.
Number | Date | Country | |
---|---|---|---|
62102639 | Jan 2015 | US |