Claims
- 1. A method for manufacturing a semiconductor memory device comprising the steps of:
- providing a semiconductor substrate of a first conductivity type defined into a cell array region and a peripheral circuit region;
- forming a second impurity-doped region of a second conductivity type in a surface portion of said semiconductor substrate in said cell array region;
- forming a first impurity-doped region of said first conductivity type enclosed by said second impurity-doped region;
- forming a memory device on said first impurity-doped region;
- forming a third impurity-doped region of said first conductivity type in a first surface portion of said semiconductor substrate in said peripheral circuit region;
- forming a fourth impurity-doped region of said second conductivity type in a third surface portion of said semiconductor substrate in said peripheral circuit region;
- forming a first MOS transistor on said third impurity-doped region,
- forming a second MOS transistor on a second surface portion of said semiconductor substrate in said peripheral circuit region; and
- forming a third MOS transistor on said fourth impurity-doped region.
- 2. The method for manufacturing a semiconductor memory device as claimed in claim 1, where said memory device forming step further comprises the steps of:
- forming a first conductive layer pattern on said first impurity-doped region;
- forming an insulating layer pattern covering said first conductive layer pattern;
- forming a second conductive layer pattern on said insulating pattern;
- patterning said second conductive layer pattern, said insulating layer pattern and said first conductive layer pattern sequentially, to thereby form a control gate electrode and a floating gate electrode;
- implanting an impurity into said first impurity-doped region to thereby form a source region and a drain region of said memory device.
- 3. The method for manufacturing a semiconductor memory device as claimed in claim 1, wherein said second and fourth impurity-doped regions are formed by a method comprising the steps of:
- forming a first oxide layer on said semiconductor substrate;
- forming an anti-oxidative layer on said first oxide layer;
- forming a photoresist pattern on said anti-oxidative layer which exposes portions of said anti-oxidative layer where said second and fourth impurity-doped regions are to be formed;
- etching said exposed portions of said anti-oxidative layers; and
- implanting a second conductivity type impurity into surface portions of said semiconductor substrate via the etched portion of said anti-oxidative layer.
- 4. The method for manufacturing a semiconductor memory device as claimed in claim 1, wherein said first and third impurity-doped regions are formed by a method comprising the steps of:
- forming a first oxide layer and an anti-oxidative layer on said semiconductor substrate, excluding portions where said second impurity-doped region is formed;
- forming a second oxide layer on said second impurity-doped region;
- forming a photoresist pattern exposing a portion of said second oxide layer where said first impurity-doped region is to be formed and a portion of said anti-oxidative layer is to be formed; and
- implanting a first conductivity type impurity into said semiconductor substrate.
- 5. The method for manufacturing a semiconductor memory device as claimed in claim 4, wherein said first conductivity type impurity is firstly implanted at a first acceleration energy such that said first conductivity type impurity penetrates said second oxide layer and said anti-oxidative layer, and secondly implanted at a second acceleration energy such that said first conductivity type impurity penetrates said anti-oxidative layer but not said second oxide layer.
- 6. The method for manufacturing a semiconductor memory device as claimed in claim 4, said method further comprising the step of:
- etching said second oxide layer using said photoresist pattern as an etching mask to thereby expose a surface portion of said semiconductor substrate where said first impurity-doped region is to be formed.
- 7. The method for manufacturing a semiconductor memory device as claimed in claim 6, wherein said first conductivity type impurity is firstly implanted at a first acceleration energy such that said first conductivity type impurity does not penetrate said anti-oxidative layer, and secondly implanted at a second acceleration energy such that said first conductivity type impurity penetrates said anti-oxidative layer.
- 8. The method for manufacturing a semiconductor memory device as claimed in claim 4, said method further comprising the steps of:
- firstly implanting said first conductivity type impurity at a first acceleration energy such that said first conductivity type impurity penetrates said anti-oxidative layer but not said second oxide layer:
- etching said second oxide layer using said photoresist pattern as an etching mask to thereby expose a surface portion of said semiconductor substrate where said first impurity-doped region is to be formed; and
- secondly implanting said first conductivity type impurity at a second acceleration energy such that said first conductivity type impurity penetrates said anti-oxidative layer.
- 9. The method for manufacturing a semiconductor memory device as claimed in claim 1, wherein said first and third impurity-doped regions are formed by a method comprising the steps of:
- forming a first oxide layer on the whole surface of said semiconductor substrate;
- forming a photoresist pattern exposing portions of said first oxide layer where said first and third impurity-doped regions are to be formed; and
- implanting a first conductivity type impurity into said semiconductor substrate.
- 10. A method for manufacturing a semiconductor memory device comprising the steps of:
- providing a P-type semiconductor substrate defined into a cell array region and a peripheral circuit region;
- forming a first N-well in a surface portion of said semiconductor substrate in said cell array region and a second N-well in a first surface of said semiconductor substrate in said peripheral circuit region;
- forming a first oxide layer and an anti-oxidative layer on a portion of said semiconductor substrate, excluding the portions where said first and second N-wells are formed;
- forming a second oxide layer which is thicker than said first oxide layer on said first and second N-wells;
- forming a photoresist pattern on said anti-oxidative layer and on said second oxide layer, said photoresist pattern exposing a portion of said anti-oxidative layer and a portion of said second oxide layer;
- implanting a P-type impurity into said semiconductor substrate;
- activating the implanted impurity to thereby form a first P-well enclosed by said first N-well and a second P-well in a third surface portion of said semiconductor substrate;
- forming an EEPROM memory cell on said first P-well;
- forming a first NMOS transistor on said second P-well;
- forming a second NMOS transistor on a second surface portion of said semiconductor substrate in said peripheral circuit region; and
- forming a PMOS transistor on said second N-well.
- 11. A method for manufacturing a semiconductor memory device comprising the steps of:
- providing a semiconductor substrate of a first conductivity type defined into a cell array region and a peripheral circuit region;
- forming a second impurity-doped region of a second conductivity type in a surface portion of said semiconductor substrate in said cell array region;
- forming a first impurity-doped region of said first conductivity type enclosed by said second impurity-doped region; and
- forming a memory device on said first impurity-doped region having a first conductive layer pattern on said first impurity-doped region, an insulating layer pattern covering said first conductive layer pattern, a second conductive layer pattern on said insulating pattern, a control gate electrode and a floating gate electrode formed by patterning said second conductive layer pattern, said insulating layer pattern and said first conductive layer pattern sequentially, and a source region and a drain region of said memory device formed by implanting an impurity into said first impurity-doped region.
- 12. The method for manufacturing a semiconductor memory device as claimed in claim 11, said method further comprising the steps of:
- forming a third impurity-doped region of said first conductivity type in a first surface portion of said semiconductor substrate in said peripheral circuit region; and
- forming a fourth impurity-doped region of said second conductivity type in a third surface portion of said semiconductor substrate in said peripheral circuit.
- 13. The method for manufacturing a semiconductor memory device as claimed in claim 12, said method further comprising the steps of:
- forming a first MOS transistor on said third impurity-doped region;
- forming a second MOS transistor on a second surface portion of said semiconductor substrate in said peripheral circuit region; and
- forming a third MOS transistor on said fourth impurity-doped region.
- 14. The method for manufacturing a semiconductor memory device as claimed in claim 12, wherein said second and fourth impurity-doped regions are formed by a method comprising the steps of:
- forming a first oxide layer on said semiconductor substrate;
- forming an anti-oxidative layer on said first oxide layer;
- forming a photoresist pattern on said anti-oxidative layer which exposes portions of said anti-oxidative layer where said second and fourth impurity-doped regions are to be formed;
- etching said exposed portions of said anti-oxidative layers; and
- implanting a second conductivity type impurity into surface portions of said semiconductor substrate via the etched portion of said anti-oxidative layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
92-14810 |
Aug 1992 |
KRX |
|
Parent Case Info
This is a division of application Ser. No. 08/107,901, filed Aug. 18, 1993 now U.S. Pat. No. 5,614,889.
US Referenced Citations (8)
Divisions (1)
|
Number |
Date |
Country |
Parent |
107901 |
Aug 1993 |
|