Claims
- 1. A non-volatile semiconductor memory device capable of electrically programming/erasing a plurality of bytes at one time, comprising:
- a plurality of bit lines;
- a plurality of memory cells connected to said plurality of bit lines;
- a plurality of latch means provided corresponding to said plurality of bit lines, each latch means holding the ground voltage or a predetermined high voltage in accordance with write data; and
- selecting means for periodically and repetitively selecting each of said plurality of bit lines and corresponding one of the latch means, and for connecting the selected bit line to the selected latch means.
- 2. The non-volatile semiconductor memory device according to claim 1, wherein
- said selecting means includes a plurality of nodes each provided in common to a first predetermined number of said plurality of bit lines and a second predetermined number of said plurality of latch means, a plurality of first transfer gate means respectively connected between each of said plurality of bit lines and corresponding one of the nodes, a plurality of second transfer gate means respectively connected between each of said plurality of latch means and corresponding one of the nodes, and counter means for periodically and repetitively selecting and turning on each of said plurality of first transfer gate means and each of said plurality of second transfer gate means.
- 3. The non-volatile semiconductor memory device according to claim 2, wherein said write data includes plural bits, and said first predetermined number of bit lines and said second predetermined number of latch means are equal to said plural bits.
- 4. The non-volatile semiconductor memory device according to claim 2, wherein
- said counter means repetitively turns on each of said first transfer gate means and each of said second transfer gate means so that the write voltage is supplied to each of the bit lines for a sufficient time period to write data to each of the memory cells.
- 5. The non-volatile semiconductor memory device according to claim 2, wherein
- said second predetermined number of said plurality of latch means corresponding to each of the nodes are arranged in a direction extending along the bit lines.
- 6. A method of operating a non-volatile semiconductor memory device, comprising the steps of:
- holding a plurality of signals at a ground voltage or at a predetermined high voltage in accordance with a plurality of write data, and
- periodically and repetitively selecting each of a plurality of bit lines and coupling the selected bit line to a corresponding one of said plurality of signals being held.
Priority Claims (2)
Number |
Date |
Country |
Kind |
3-29404 |
Jan 1991 |
JPX |
|
3-280012 |
Oct 1991 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/295,582 filed Aug. 25, 1994, now U.S. Pat. No. 5,485,421, which is a division of application Ser. No. 07/826,943 filed Jan. 28, 1992, now U.S. Pat. No. 5,363,330.
US Referenced Citations (5)
Divisions (2)
|
Number |
Date |
Country |
Parent |
295582 |
Aug 1994 |
|
Parent |
826943 |
Jan 1992 |
|