Claims
- 1. A non-volatile semiconductor storage device comprising:
a boost circuit for setting, for at least a certain period of time, a source line selectively connected to a memory cell to a negative potential, when reading out data from said memory cell.
- 2. The non-volatile semiconductor storage device as claimed in claim 1, wherein
said boost circuit includes a capacitor; one end of said capacitor being connected to said source line and the other end of said capacitor being selectively supplied with a positive voltage.
- 3. The non-volatile semiconductor storage device as claimed in claim 1, wherein said boost circuit comprises:
a capacitor, one end of said capacitor being connected to said source line and the other end of said capacitor being selectively supplied with a positive voltage; and a transistor for selectively grounding said source line in accordance with said positive voltage.
- 4. The non-volatile semiconductor storage device as claimed in claim 2, wherein
said positive voltage is a voltage generated when an address provided to the non-volatile semiconductor storage device is changed.
- 5. The non-volatile semiconductor storage device as claimed in claim 3, wherein
said positive voltage is a voltage generated when an address provided to the non-volatile semiconductor storage device is changed.
- 6. A non-volatile semiconductor storage device comprising a core part provided with a memory cell array and a reference circuit part, wherein
said core part comprises a first boost circuit for setting, for at least a certain period of time, a first source line selectively connected to a memory cell within said memory cell array to a negative potential, when reading out data from said memory cell; said reference circuit part comprises a second boost circuit for setting, for at least a certain period of time, a second source line to a negative potential, when reading out data from the memory cell within said memory cell array; and said core part further comprises a sense amplifier for comparing the potential of said first source line and the potential of said second source line.
- 7. The non-volatile semiconductor storage device as claimed in claim 6, wherein
said first boost circuit includes a first capacitor, one end of said first capacitor being connected to said first source line and the other end of said capacitor being selectively supplied with a positive voltage; and said second boost circuit includes a second capacitor, one end of said second capacitor being connected to said second source line and the other end of said second capacitor being selectively supplied with said positive voltage.
- 8. The non-volatile semiconductor storage device as claimed in claim 6, wherein
said first boost circuit includes a first capacitor, one end of said first capacitor being connected to said first source line and the other end of said first capacitor being selectively supplied with a positive voltage, and a first transistor for selectively grounding said first source line in accordance with said positive voltage; and said second boost circuit includes a second capacitor, one end of said second capacitor being connected to said second source line and the other end of said second capacitor being selectively supplied with said positive voltage, and a second transistor for selectively grounding said second source line in accordance with said positive voltage.
- 9. The non-volatile semiconductor storage device as claimed in claim 7, wherein said non-volatile semiconductor storage device further comprises a short-circuit for shorting said first source line and said second source line in accordance with said positive voltage.
- 10. The non-volatile semiconductor storage device as claimed in claim 8, wherein said non-volatile semiconductor storage device further comprises a short-circuit for shorting said first source line and said second source line in accordance with said positive voltage.
- 11. The non-volatile semiconductor storage device as claimed in claim 6, wherein said non-volatile semiconductor storage device further comprises a circuit for detecting a change in address signal and outputting a detecting signal; and
said first and said second boost circuits set, for at least a certain period of time, said first and said second source lines to said negative potential, respectively, when said detecting signal is applied.
- 12. A method of reading out data from a memory cell of a non-volatile semiconductor storage device; wherein said method comprises a step of setting, for at least a certain period of time, a source line selectively connected to the memory cell to a negative potential, when reading out data from the memory cell.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This is a continuation of Application PCT/JP00/05223, filed Aug. 3, 2000.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/JP00/05223 |
Aug 2000 |
US |
Child |
10356496 |
Feb 2003 |
US |