Nonlinear resistor circuit using capacitively-coupled multi-input MOSFETS

Information

  • Patent Grant
  • 6356136
  • Patent Number
    6,356,136
  • Date Filed
    Tuesday, April 18, 2000
    24 years ago
  • Date Issued
    Tuesday, March 12, 2002
    22 years ago
Abstract
A nonlinear resistor circuit utilizes capacitively-coupled multi-input MOSFETs in order to enable integration thereof by a standard CMOS process, and which can realize two types of nonlinear resistance characteristics; i.e., A-type and V-type nonlinear resistance characteristics. The circuit includes a core circuit which comprises enhancement-type N-channel and P-channel MOSFETs with source terminals being connected with each other.
Description




TECHNICAL FIELD




The present invention relates to a nonlinear resistor circuit using capacitively-coupled multi-input MOSFETS, and more particularly to a nonlinear negative resistor circuit using capacitively-coupled multi-input MOSFETs.




BACKGROUND ART




Devices and circuits having a nonlinear current-voltage (I-V) characteristic, especially those having a negative resistance characteristic, play important roles in logic circuits, memory circuits, oscillators, impedance conversion circuits, various nonlinear signal processing circuits, and chaos generators.




There have been proposed various types of such devices, including a device circuit having a Λ-type I-V characteristic and realized through combined use of bipolar junction transistors (BJTs) and/or field effect transistors (FETs) (First reference: L. O. Hill, D. O. Pederson, and R. S. Pepper, “Synthesis of Electronic Bistable Circuits,” IEEE Transactions on Circuit Theory, vol. CT-10, pp. 25-35, 1963).




Further, a method of effectively realizing the circuit through employment of a technique for integrating two junction FETs (J-FETs) has been proposed (Second reference: G. Kano and H. Iwasa, “A new A-type Negative Resistance Device of Integrated Complementary FET Structure,” IEEE Transactions. Electron Devices, vol. 21, no. 7, pp. 448-449, 1974).




Moreover, a Λ-type transistor circuit that realizes a Λ-type negative resistance characteristic by use of two MOSFETs has been proposed and applied to an impedance conversion circuit and a neuron circuit (Third reference: Kennosuke Sugisaki, Hisahiro Sekine, Yoshifumi Sekine, Kohei Nakamura, and Masatoshi Suyama, “A Λ-type transistor using two MOS-FETs,” Proc. Denki-Kankei-Gakkai, Tohoku-shibu Rengo-Taikai, 2G9, p. 270, 1978; Fourth reference: Hisahiro Sekine, Kennosuke Sugisaki, Hitoshi Sato, Yoshifumi Sekine, and Masatoshi Suyama, “The equivalent inductance using a Λ-type transistor,” IEICE Trans., vol. J63-C, no. 5, pp. 325-327, 1980; and Fifth reference: Hoshifumi Sekine, Masahiko Nakamura, Toshiyuki Ochiai, and Masatoshi Suyama, “Utilization of a Λ-type transistor for a hardware neuron model,” IEICE Trans., vol. J68-A, no. 7, pp. 672-679, 1985).




DISCLOSURE OF THE INVENTION




The above-described conventional circuit cannot be integrated by a standard CMOS process in which only enhancement-type MOSFETs are available, because at least one of the MOSFETs in the circuit must be of a depletion type,




An object of the present invention is to provide a nonlinear resistor circuit which utilizes capacitively-coupled multi-input MOSFETs in order to enable integration thereof by a standard CMOS process, and which can realize two types of nonlinear resistance characteristics; i.e., Λ-type and V-type nonlinear resistance characteristics. Thus, the present invention solves the above-described problems.




The capacitively-coupled multi-input MOSFET comprises a MOSFET and a plurality of capacitors which are connected to the gate terminal in parallel and provide a number of input terminals. The operation of the capacitively-coupled multi-input MOSFET can be controlled through control of voltage applied to one or more of the capacitively-coupled input terminals. The structure of the circuit is the same as a multi-input floating gate MOSFET, which effects a linear weighted summation of input, such as a VMOSFET (see Sixth reference; T. Shibata and T. Ohmi, “A Functional MOS Transistor Featuring Gate-level Weighted Sum and Threshold Operations,” IEEE Transactions. Electron Devices, vol. 39, no. 6, pp. 1444-1455, 1992) and an MFMOSFET (see Seventh reference: H. R. Mehrvarz and C. Y. Kwok, “A Novel Multi-Input Floating-Gate MOS Four-Quadrant Analog Multiplier,” IEEE J. of Solid State Circuits, vol. 31, no. 8, pp. 1123-1131, 1996).




Since such linear summation does not play an important role in the nonlinear resistor circuit of the present invention, the input coupling capacitors are not required to have linear characteristics. Therefore, as used herein, the term “capacitively-coupled multi-input MOSFET” refers to a more general circuit configuration, including a VMOSFET. Therefore, the nonlinear resistor circuit according to the present invention can be integrated by a less-expensive CMOS process in which linear capacitors are not available.




Further, the size of the nonlinear resistor circuit according to the present invention can be reduced if a floating gate device such as a VMOSFET can be used.




In order to achieve the above object, the present invention provides:




[1] A nonlinear resistor circuit using capacitively-coupled multi-input MOSFETs, comprising a core circuit which has a nonlinear resistance characteristic and which comprises an enhancement-type first-channel MOSFET having a capacitively-coupled multi-input gate terminal, and an enhancement-type second-channel MOSFET having a capacitively-coupled multi-input gate terminal, the source terminals of the MOSFETs being connected with each other.




[2] A nonlinear resistor circuit using capacitively-coupled multi-input MOSFETs as described in [1] above, wherein the first channel of the core circuit is an N channel, and the second channel of the core circuit is a P channel, so that a Λ-type current-voltage characteristic is obtained.




[3] A nonlinear resistor circuit using capacitively-coupled multi-input MOSFETs as described in [2] above, wherein the Λ-type current-voltage characteristic is varied through application of an external control voltage.




[4] A nonlinear resistor circuit using capacitively-coupled multi-input MOSFETs as described in [3] above, wherein, as shown in FIGS.


6


(


a


)-


6


(


p


), a fifth potential (v


X


) is provided between the drain terminal (A) of the N-channel MOSFET and a first input/output terminal (X); a sixth potential (V


Y


) is provided between the drain terminal (B) of the P-channel MOSFET and a second input/output terminal (Y); a first potential (v


P1A


, v


P1X


) is provided between the drain terminal (A) of the N-channel MOSFET and a first capacitor (C


P1


) connected to the gate of the P-channel MOSFET or between the first input/output terminal (X) and the first capacitor (C


P1


); a second potential (V


P2B


, V


P2Y


) is provided between the drain terminal (B) of the P-channel MOSFET and a second capacitor (C


P2


) connected to the gate of the P-channel MOSFET or between the second input/output terminal (Y) and the second capacitor (C


P2


); a third potential (v


N1B


, v


N1Y


) is provided between the drain terminal (B) of the P-channel MOSFET and a third capacitor (C


N1


) connected to the gate of the N-channel MOSFET or between the second input/output terminal (Y) and the third capacitor (C


N1


); and a fourth potential (v


N2B


, v


N2Y


) is provided between the drain terminal (B) of the P-channel MOSFET and a fourth capacitor (C


N2


) connected to the gate of the N-channel MOSFET or between the second input/output terminal (Y) and the fourth capacitor (C


N2


).




[5] A nonlinear resistor circuit using capacitively-coupled multi-input MOSFETs as described in [1] above, wherein the first channel of the core circuit is a P channel, and the second channel of the core circuit is an N channel, so that a V-type current-voltage characteristic is obtained.




[6] A nonlinear resistor circuit using capacitively-coupled multi-input MOSFETs as described in [5] above, wherein the V-type current-voltage characteristic is varied through application of an external control voltage,




[7] A nonlinear resistor circuit using capacitively-coupled multi-input MOSFETs as described in [6] above, wherein, as shown in FIGS.


8


(


a


)-


8


(


p


), an eleventh potential (v


X


) is provided between the drain terminal (B) of the P-channel MOSFET and a first input/output terminal (X); a twelfth potential (v


Y


) is provided between the drain terminal (A) of the N-channel MOSFET and a second input/output terminal (Y); a seventh potential (v


N2A


, v


N2X


) is provided between the drain terminal (B) of the P-channel MOSFET and a fifth capacitor (C


N2


) connected to the gate of the N-channel MOSFET or between the first input/output terminal (X) and the fifth capacitor (CN


2


); an eighth potential (v


N1A


, v


N1Y


) is provided between the drain terminal (A) of the N-channel MOSFET and a sixth capacitor (C


N1


) connected to the gate of the N-channel MOSFET or between the second input/output terminal (Y) and the sixth capacitor (C


N1


); a ninth potential (v


P2A


, v


P2Y


) is provided between the drain terminal (A) of the N-channel MOSFET and a seventh capacitor (C


P2


) connected to the gate of the P-channel MOSFET or between the second input/output terminal (Y) and the seventh capacitor (C


P2


); and a tenth potential (v


P1A


, v


P1Y


) is provided between the drain terminal (A) of the N-channel MOSFET and an eighth capacitor (C


P1


) connected to the gate of the P-channel MOSFET or between the second input/output terminal (Y) and the eight capacitor (C


P1


).











BRIEF DESCRIPTION OF THE DRAWINGS





FIG. 1

is a circuit diagram of an N-channel MOSFET having multiple capacitively-coupled inputs according to the present invention.





FIG. 2

is a circuit diagram of a P-channel MOSFET; having m capacitively-coupled inputs according to the present invention.





FIG. 3

is a diagram in relation to an embodiment of the present invention, showing a circuit which serves as a core of a nonlinear resistor circuit.





FIG. 4

is a diagram in relation to the embodiment of the present invention, showing a basic circuit which realizes a Λ-type I-V characteristic.





FIG. 5

is a diagram in relation to the embodiment of the present invention, showing a basic circuit which realizes a V-type I-V characteristic.




FIGS.


6


(


a


)-


6


(


p


) are diagrams in relation to the embodiment of the present invention, each showing a nonlinear resistor circuit which realizes a A-type I-V characteristic.





FIG. 7

is a diagram in relation to another embodiment of the present invention, showing an exemplary nonlinear resistor circuit which realizes a Λ-type I-V characteristic.




FIGS.


8


(


a


)-


8


(


p


) are diagrams in relation to the embodiment of the present invention, each showing a nonlinear resistor circuit which realizes a V-type I-V characteristic.





FIG. 9

is a diagram in relation to the embodiment of the present invention, showing an exemplary nonlinear resistor circuit which realizes a V-type I-V characteristic.





FIG. 10

is a graph showing results of a simulation in which variation in i


Λ


with v


XY


in the circuit of

FIG. 7

was simulated, where v


N1Y


and v


X


are parameters.





FIG. 11

is a graph showing i


Λ


-v


XY


characteristics of the circuit of

FIG. 7

, where v


Y


is a parameter.





FIG. 12

is a graph showing results of a simulation in which variation in i


V


with v


XY


in the circuit of

FIG. 9

was simulated, where v


N1Y


and v


X


are parameters.





FIG. 13

is a graph showing i


V


-v


XY


characteristics of the circuit of

FIG. 9

, where v


Y


is a parameter.





FIG. 14

is a graph in relation to the embodiment of the present invention, showing a variety of nonlinear resistance characteristics.





FIG. 15

is a graph showing results of a measurement in which variation in i


Λ


with v


XY


in the circuit of

FIG. 7

was measured, where v


P2Y


=−4 V, v


N2Y


=3.2 V, v


P1A


=v


Y


=0 V, and v


N1Y


and v


X


are parameters.





FIG. 16

is a graph showing results of a measurement in which variation in i


Λ


with v


XY


in the circuit of

FIG. 7

was measured, where v


N1Y


=3.5 V, v


P2A


=−4 V, v


P1A


=v


X


=0 V, v


N2Y


=v


Y


, and v


Y


is a parameter.





FIG. 17

is a graph showing v


XY


-i


Λ


characteristics of the circuit of

FIG. 9

, where v


P2Y


=−4 V, and v


N2B


=v


P1Y


=v


Y


=0 V, and v


N1Y


and v


X


are parameters.





FIG. 18

is a graph showing v


XY


-i


Λ


characteristics of the circuit of

FIG. 9

, where v


P2Y


=−4 V, v


N1Y


=3.2 V, v


N2B


=v


X


=0 V, v


N2Y


=v


Y


, and v


Y


is a parameter.











BEST MODE FOR CARRYING OUT THE INVENTION




Embodiments of the present invention will next be described in detail.




[1] Capacitively-Coupled Multi-Input MOSFETs





FIG. 1

is a circuit diagram of a capacitively-coupled multi-input N-channel MOSFET according to the present invention. As shown in

FIG. 1

, the capacitively-coupled multi-input N-channel MOSFET (referred to as NMOSFET hereinafter) includes an ordinary NMOSFET, and a plurality of capacitors C


l


to C


m


which are connected to a gate terminal G of the NMOSFET and serve as input terminals. Input voltages are applied via the capacitors C


l


to C


m


, and thus the gate terminal G of the NMOSFET MN becomes a floating gate.




Let the voltages of the source terminal S, the drain terminal D, the gate terminal G, and the body terminal B, with respect to ground, be v


Sn


, v


Pn


, v


Gn


, and v


Bn


, respectively. As shown in

FIG. 1

, v


IN1


, v


IN2


, v


IN3


, . . . , v


1Nm


represents voltages applied to the respective input terminals, with respect to ground. C


0


represents the sum of the gate-oxide capacitance and all the parasitic capacitances such as gate-to-body capacitance, gate-to-drain capacitance, and gate-to-source capacitance. C


1


, C


2


, C


3


, . . . C


m


represent coupling capacitances between the gate terminal and the respective input terminals.




It is assumed that there is no leakage of electrical charge and that the initial electrical charge of the gate terminal G is 0. In addition, it is assumed that the source terminal S and the body terminal B are connected to each other. Furthermore, the parasitic capacitance C


0


is considered to have no qualitative influence on the characteristics of the circuits described below. Therefore, for simplicity of analysis, it is assumed that:








C




0




<<C




1


for


i=


1 to


m


  (1)






The approximate potential of the gate terminal G is given by:










v

G
n








i
=
1

m



(


C
i

·

v
INi


)



C
T






(
2
)













where










C
T

=




i
=
1

m



C
i






(
3
)













In the following, the threshold voltage of MN with respect to the source terminal S is denoted as v


tn


, the voltage between gate and source as v


GSn


=v


Gn


−v


Sn


, and voltage between drain and source as v


DSn


=v


Dn


−v


Sn


. In this case, a state of MN and a drain current i


Dn


are obtained as follows, depending on the relationship among the potentials of the respective terminals.




1. When v


DSn


<V


tn


, that is,












i
=
1

m



(


C
i

·

v
INi


)



C
T


-

v
Sn


<


V
tn

:











In this case, MN is in the cutoff region of operation. Therefore,








i




Dn


=0.  (4)






2. When v


GSn


v


tn


, that is,












i
=
1

m



(


C
i

·

v
INi


)



C
T


-

v
Sn





V
tn

:











In this case, MN is under inversion, so that i


DN


≠0. Further, under this condition, MN is in either the triode region or the saturation region, depending on the voltage of the drain terminal.




In the following, the channel modulation effect is ignored for simplicity and the voltage between the drain and the source is denoted as v


DSn


.




(a) When v


DSn


<v


GSn


−V


tn


, i.e.,







v
DSn

<






i
=
1

m



(


C
i

·

v
INi


)



C
T


-

v
Sn

-


V
tn

:












In this case, MN is in the triode region. Therefore, the drain current is obtained from the following equation.










i
Dn

=


K
n



{


2


(


v
GSn

-

V
tn


)



v
DSn


-

v
DSn
2


}






(
5
)







     

=


K
n



{


2


(






i
=
1

m



(


C
i

·

v
INi


)



C
T


-

v
Sn

-

V
tn


)



v
DSn


-

v
DSn
2


}






(
6
)













where K


n


=(1/2)μ


n


C


ox


(W


n


/L


n


), μ


n


is electron mobility, C


ox


is the oxide capacitance of MN, and W


n


and L


n


are the gate width and channel length of MN (these are the same in the following description).




(b) When v


DSn


≧v


GSn


−V


tn


, i.e.,







v
DSn








i
=
1

m



(


C
i

·

v
INi


)



C
T


-

v
Sn

-


V
tn

:












In this case, MN is in the saturation region. Therefore, the drain current is obtained from the following equations.










i
Dn

=



K
n



(


v
GSn

-

V
tn


)


2





(
7
)







     

=



K
n



(






i
=
1

m



(


C
i

·

v
INi


)



C
T


-

v
Sn

-

V
tn


)


2





(
8
)













From the above analyses, a capacitively-coupled multi-input MOSFET is considered a device whose drain current can be determined from the relative relationships between input voltages v


IN1


.




[1-2] Capacitively-Coupled Multi-Input P-Channel MOSFET





FIG. 2

is a circuit diagram of a PMOSFET having m capacitively-coupled input terminals according to the present invention. A source terminal and a body terminal are connected to each other, as in the case of a NMOSFET. In addition, Eq. (1) is given herein for simplicity.




In this case, voltage v


GP


of the gate terminal G of MP with respect to ground is given by the following equation similar to Eq. (2).










v

G
p








i
=
1

m



(


C
i

·

v
INi


)



C
T






(
9
)













Let the voltages of the source terminal S and the drain terminal D with respect to ground be v


SP


and v


Dp


, respectively. In addition, let the threshold voltage of MP with respect to the source terminal S be v


tn


, the voltage between gate and source be v


GSp


=v


Gp


−v


Sp


, and voltage between drain and source be v


DBp


=v


Dp


−v


Sp


. Moreover, the channel modulation effect is ignored for simplicity. In this case, the drain current is i


Dp


is given by the following analyses.




1. When v


GSp


>


tp


, that is,












i
=
1

m



(


C
i

·

v
INi


)



C
T


-

v
Sp


>


V
tp



:












In this case, MP is in the cutoff region of operation. Therefore,








i




Dp


=0.  (10)






2. When v


GSp


≦V


tp


, that is,












i
=
1

m



(


C
i

·

v
INi


)



C
T


-

v
Sp





V
tp



:












In this case, MP is under inversion, so that i


Dp


≠0. Further, under this condition, MP is in either the triods region or the saturation region, depending on the voltage of the drain terminal.




(a) When v


DSp


>v


GSp


−V


tp


, i.e.,







v
DSp

>






i
=
1

m



(


C
i

·

v
INi


)



C
T


-

v
Sp

-


V
tp



:













In this case, MP is in the triode region. Therefore, the drain current is obtained from the following equation.










i
Dp

=


K
p



{


2


(


v
GSp

-

V
tp


)



v
DSp


-

v
DSp
2


}






(
11
)







     

=


K
p



{


2


(






i
=
1

m



(


C
i

·

v
INi


)



C
T


-

v
Sp

-

V
tp


)



v
DSp


-

v
DSp
2


}






(
12
)













where K


p


=(1/2)μ


p


C


ox


(W


p


/L


P


), μ


p


is hole mobility, C


ox


is the oxide capacitance of MP, and W


p


and L


P


are the gate width and channel length of MP (these are the same in the following description).




(b) When v


DSp


≦v


GSp


−V


tp


, i.e.,







v
DSp








i
=
1

m



(


C
i

·

v
INi


)



C
T


-

v
Sp

-


V
tp



:













In this case, MP is in the saturation region, Therefore, the drain current is obtained from the following equations.










i
Dp

=



K
p



(


v
GSp

-

V
tp


)


2





(
13
)







     

=



K
p

(






i
=
1

m



(


C
i

·

v
INi


)



C
T


-

v
Sp

-

V
tp


)

2





(
14
)













[2] Nonlinear Resistor Circuits Using Capacitively-Coupled Multi-Input MOSFET




Next will be described a circuit which comprises two capacitively-coupled multi-input MOSFETs in order to achieve various nonlinear resistance characteristics. The basic structure of the circuit was determined with reference to the first reference through the third reference mentioned in the Background Art section.




[2-1] The Core Circuit





FIG. 3

is a circuit serving as a core of a nonlinear resistor circuit showing an embodiment of the present invention.




The circuit comprises an NMOSFET (MN) having capacitively-coupled inputs and a PMOSFET (MP) having capacitively-coupled inputs, wherein the source terminals of MN and MP are connected with each other. In

FIG. 3

, each FET has only 2 input terminals, but generally, it is assumed to have n input terminals. In addition, body terminals are omitted in

FIG. 3

for simplicity. As shown in

FIG. 3

, the drain terminal of MN is labeled A and the drain terminal of MP is labeled B. Moreover, two capacitors of MN are denoted as C


N1


and C


N2


, two capacitors of MP as C


P1


and C


P2


, and input terminals of these capacitors are labeled N


1


, N


2


, P


1


, and P


2


respectively. In the following sections, the circuit will be referred to as a “core circuit.”




[2-2] Basic Circuit Configuration for Realizing Λ-shaped I-V Characteristics





FIG. 4

is a basic circuit for realizing Λ-shaped I-V characteristics showing an embodiment of the present invention, where the section within a broken line is a core circuit.




Voltage sources are added to the input terminals of the core circuit as in

FIG. 4

to thereby obtain Λ-shaped I-V characteristics between the terminals A and B. In this case, when the respective node points assume the voltages shown in

FIG. 4

with respect to the terminal B, the gate terminal voltages vane and v


GnB


and v


GpB


of MN and MP are obtained, by use of Eqs. (2) and (9), from the following equations.










v
GnB

=




C
N1



v

N1
B



+


C
N2



v
N2B





C
N1

+

C
N2







(
15
)







v
GpB

=




C
P1



(


v

Λ





B


+

v

P1





Λ



)


+


C
P2



v
P2B





C
P1

+

C
P2







(
16
)













Furthermore, the gate-source voltage v


GSn


, the drain source voltage v


DSn


of MN, and those of MP, i.e., v


GSp


and v


DSp


respectively, are given by following equations.








v




GSn




=v




GnB




−v




MA


  (17)










v




DAn


=v


AB




−v




MA


  (18)










v




GSp




=v




GpB




−v




MB


  (19)










v




DSp




=−v




MB


  (20)






where v


MB


is the voltage of a node M with respect to the terminal B.




The drain current of MN, i


Dn


, and that of MP, i


Dp


, are expressed as follows for three operating regions; i e., the cutoff, triode, and saturation regions, by use of equations derived in section [1].




For MN;




1. MN is in the cutoff region when v


GSn


<V


tn


. Therefore, from Eq. (17),






when


v




OnB




−v




MB




<V




tn


,  (21)










i




Dn


=0.  (22)






2. When v


GSn


≧V


tn


, i.e.,








v




GnB




−v




MB




≧V




tn


,  (23)






 MN is in the inversion region. Further, in this case:




(a) when v


DSn




<v




Gsn




−V




tn


, MN is in the triode region.




That is, from Eqs. (17) and (18).






when


v




AB




<v




GnB




−V




tn


,  (24)













i
Dn

=


K
n



{


2


(


v
GSn

-

V
tn


)



v
DSn


-

v
DSn
2


}






(
25
)











=


K
n




{


2


(


v
GnB

-

v
MB

-

V
tn


)



(


v
AB

-

v
MB


)


-


(


v
AB

-

v
MB


)

2


}

.







(
26
)













(b) when v


DSn


≧v


GSn


−V


tn


, MN is in the saturation region. That is,






when


v




AB




≧v




GnB




−V




tn


,  (27)













i
Dn

=



K
n



(


v
GSn

-

V
tn


)


2





(
28
)







     

=




K
n



(


v
GnB

-

v
MB

-

V
tn


)


2

.





(
29
)













For MP;




1. MP is in the cutoff region when v


GSp


>V


tp


. Therefore, from Eq. (19),






when


v




GpB




−v




MB




>V




tp


,  (30)









i




DP


=0.  (31)




2. MP is in the inversion region when v


GSp


≦V


tp


. Moreover,




(a) If v


DSp


>v


GSp


−V


tp


, MP is in the triode region. That is, from Eqs. (19) and (20),






when


v




GpB




<V




tp


,  (32)










i




Dp




=K




p


{2(


v




MB




−v




GpB




+V




tp


)


v




MB




−v




2




MB


}.  (33)






(b) When v


DSp


≦v


GSp


−V


tp


, MP is in the saturation region. That is,






when


v




GpB




≧V




tp


,  (34)










i




Dp




=K




P


(


v




GpB




−v




MB




−V




tp


)


2


.  (35)






By use of the above results together with the condition that i


Λ


=i


Dn


=i


Dp


, v


MB


is given as follows. In the following, K


n


=K


p


=K is assumed for simplicity.




1. When both MN and MP operate in the triode region, from Eqs. (26) and (33),








v




MA


={2(


V




tn




−v




GnB


)


v




AB




+v




2




AB




}/P


  (36)






 where








P=


2(


v




GpB




−v




GnB




+V




tn




−V




tp


)  (37)






 (this is the same in the following description).




2. When MN operates in the triode region and MP operates in the saturation region, from Eqs. (26) and (35),








v




MB




={v




2




AB


+2(


V




tn




−v




GnB


)


v




AB


+(


v




GpB




−V




tp


)


2




}/P.


  (38)






3. When MN operates in the saturation region and MP operates in the triode region, from Eqs. (29) and (33),








v




MB


=−(


v




GnB




−V




tn


)


2




/P.


  (39)






4. When both MN and MP operate in the saturation region, from Eqs. (29) and (35),








v




MB


={(


v




GpB




−V




tp




2


−(


v




GnB




−V




tn


)


2




}/P.


  (40)






From the above equations, current i


Λ


Of

FIG. 4

is given as follows, However, in the following, K


n


=K


p


=K is assumed for simplicity.




1. When v


GnB


−v


MB


<V


tn


or v


GpB


−v


MB


>V


tp


,








i




Λ


=0.  (42)






2. When v


GnB


−v


MB


≧V


tn


or v


GpB


−v


MB


≦V


tp


,








i




Λ


≠0.  (42)






Moreover,




(a) When v


AB


<v


GnB


−V


tn


and v


GpB


<V


tp


,








i




Λ




=K


{2(


v




GnB




−v




MB




−V




tn


)(


v




AB




−v




MB


)−(


v




AB




−v




MB


)


2


}  (43)










v




MB


={2(


V




tn




−v




GnB


)


v




AB




+v




2




AB




}/P.


  (44)






(b) When v


AB


<v


Gna


−V


tn


and v


GpB


≧V


tp


,








i




Λ




=K


{2(


v




GnB




−v




MB




−V




tn


)(


v




AB




−v




MB


)−(


v




AB




−v




MB


)


2


}  (45)










v




MB




={v




2




AB


+2(


V




tn




−v




GnB


)


v




AB


+(


v




GpB




−V




tp


)


2




}/P.


  (46)






(c) When v


AB


≧v


GnB


−V


tn


and v


GpB


<V


tp


,








i




Λ




=K


(


v




GnB




−v




MA




−V




tn


)


2


  (47)










v




MB


=−{(


v




GpB




−V




tp


)


2




}/P.


  (48)






(d) When v


AB


≧v


GnB


−V


tn


and v


Gpa


≧V


tp


,








i




Λ




=K


(


v




GnB




−v




MB




−V




tn


)


2


  (49)










v




MB


={(


v




GpB




−V




tp


)


2


−(


v




GnB




−V




tn


)


2




}/P.


  (50)






[2-3] Basic Circuit Configuration for Realizing V-shaped I-V Characteristics




Next, as shown in

FIG. 5

, voltages are applied to the terminals of the core circuit mentioned under section [2-1]. Note that the circuit in

FIG. 5

has the same core circuit as in the circuit of

FIG. 4

, but is placed upside down. V-shaped I-V characteristics can be realized between the terminals B and A in this circuit. In this case, as shown in

FIG. 5

, when the respective node points assume the voltages shown in

FIG. 5

with respect to the terminal A, the gate terminal voltages v


GnA


, and v


GpA


of MN and MP are obtained, by use of Eqs. (2) and (9), from the following equations.








v




OnA




={C




N1A




v




N1A




+C




N2


(


v




BA




+v




N2B


)}/(


C




N1


+C


N2


)  (51)










v




GpA


=(


C




P1




v




P1A




+C




P2




v




P2A


)/(


C




P1




+C




P2


)  (52)






In addition, the gate-source voltage v


GSn


and the drain-source voltage v


DSn


of MN and the gate-Source voltage v


GSp


and the drain-source voltage v


DSp


of MP are given by the following equations.








v




GSn




=v




GnA




−v




MA


  (54)










v




DSn




=−v




MA


  (54)










v




GSp




=v




GpA




−v




MA


  (55)










v




DSp




=v




BA




−v




MA


  (56)






In the same manner as in section [2-2], currents i


v


=−i


Dn


=−i


Dp


in

FIG. 5

can be obtained as follows. However, K


n


=K


p


=K is assumed for simplicity.




1. When v


GnA


−v


MA


<V


tn


(MN: cutoff) or v


GpA


−v


MA


>V


tp


(MP: cutoff),








i




v


=0.  (57)






2. When v


GnA


−v


MA


≧V


tn


and v


GpA


−v


MA


≦V


tp


(MN, MP: inversion),








i




v


≠0.  (58)






Moreover,




(a) When v


GnA


>V


tn


and v


BA


>v


GpA


−V


tp


(MN, MP: triode),








i




v




=−K


{2(


v




MA




−v




GnA




+V




tn


)


v




MA




−v




2




MA


}  (59)










v




MA


={2(


v




GpA




−V




tp


)


v




BA




−v




2




BA




}/P.


  (60)






(b) When v


GnA


>V


tn


(MN: triode) and v


BA


≦v


GpA


−V


tp


(MP: saturation),








i




v




=−K


{2(


v




MA




−v




GnA




+V




tn


)


v




MA




−v




2




MA


}  (61)










v




MA


={(


v




GpA




−v




tp


)


2




}/P.


  (62)






(c) When v


GnA


≦V


tn


(MN: saturation) and v


BA


>v


GpA


−V


tp


(MP: triode),








i




v




=−K


(


v




GnA




−v




MA




−V




tn


)


2


  (63)










v




MA


={2(


v




OpA




−V




tp


)


v




BA




−v




2




BA


−(


v




GnA




−V




tn


)


2




}/P.


  (64)






(d) When v


GnA


≦V


tn


and v


BA


≦v


GpA


−V


tp


(MN, MP: saturation),








i




v




=−K


(


v




GnA




−v




MA




−V




tn


)


2


  (65)










v




MA


={(


v




GpA




−V




tp


)


2




−(v




GnA




−V




tn


)


2




}/P.


  (66)






[2-4] Improvement on Λ-Type I-V Nonlinear Resistor Circuit




Next will be described an improvement which is performed on the Λ-type I-V nonlinear resistor basic circuit described in section [2-2] and which Provides broader I-V characteristics.




Voltage sources v


X


and v


Y


are added to the terminals A and B in the circuit of

FIG. 4

, respectively. Sixteen different combinations are possible for connecting the voltages sources, as shown in FIGS.


6


(


a


)-


6


(


p


). The shaded box in each of FIGS.


6


(


a


)-


6


(


p


) represents the core circuit shown in FIG.


3


. Since the circuits of FIGS.


6


(


a


)-


6


(


p


) have similar characteristics, only the circuit of FIG.


6


(


f


) will be described in detail as an example. The circuit is shown in FIG.


7


.




Voltages of respective nodes with respect to the terminal Y as depicted in

FIG. 7

are given by








v




GnY


=(


C




N1




v




N1Y




+C




N2




v




N2Y


)/(


C




N1




+C




N2


)  (67)









v




GpY




={C




P1


(


v




XY




−v




X




+v




P1A


)+


C




P2




v




P2Y


}/(


C




P1




+C




P2


)  (68)








v




DSn




=v




XY




−v




X




−v




MY


  (69)










v




DSp




=v




Y




−v




MY


  (70)










v




GSn




=v




GnY




−v




MY


  (71)










v




GSp




=v




GpY




−v




MY


  (72)






Moreover, the following voltage relationships are found between FIG.


4


and FIG.


7


.








v




AB




=v




XY




−v




X




−v




Y


  (73)










v




MB




=v




MY




−v




Y


  (74)










v




N1B




=v




N1Y




−v




Y


  (75)










v




N2B




=v




N2Y




−v




Y


  (76)










v




P2B




=v




P2Y




−v




Y


  (77)










v




GnB




=v




GnY




−v




Y


  (78)










v




GpB




=v




GpY




−v




Y


  (79)






By substitution of the above equations into corresponding equations in section [2-2], equations for operations of circuit of FIG. 7 are obtained as follows. Again, K


n


=K


p


=K is assumed for simplicity in the following.




1. When v


GnY


−v


MY


<V


tn


(MN: cutoff) or v


GpY


−v


MY


>V


tp


(MP: cutoff),








i




Λ


=0  (80)






2. When v


GnY


−v


MY


≧V


tp


and v


GpY


−v


MY


≦V


tp


(MN, MP: inversion),








i




Λ


≠0.  (81)






Moreover,




(a) When v


XY


<v


X


+v


GnY


−V


tn


and v


GpY


<v


Y


+V


tp


(MN, MP: triode),








i




Λ




=K


{2(


v




GnY




−v




MY




−V




tn


)(


v




XY




−v




X




−v




MY


)−(


v




XY




−v




X




−v




MY


)


2


}  (82)










v




MY




=[v




2




XY


+2(


V




tn




+v




GnY


)


v




XY


+{2(


v




GnY




−v




XY




−V




tn


)+


v




X




}v




X


+{2(


v




GpY




−V




tp


)−


v




Y




}v




Y




]/Q


  (83)






 where








Q


=2(


v




GpY




−v




GnY




+V




tn




−V




tp


).  (84)






 (This is the same in the following description.)




(b) When v


XY


<v


X


+v


GnY


−V


tn


(MN: triode) and v


GpY


≧v


Y


+V


tp


(MP: saturation),








i




Λ




=K


{2(


v




GnY




−v




MY




−V




tn


)(


v




XY




−v




X




−v




MY


)−(


v




XY




−v




X




−v




MY


)


2


}  (85)










v




MY




=[v




2




XY


+2(


V




tn




+v




GnY


)


v




XY


+{2(


v




GnY




−v




XY




−V




tn


)+


v




X




}v




X


+(


v




GpY




−V




tp


)


2




/Q.


  (86)






(c) When v


XY


≧v


X


+v


GnY


−V


tn


(MN: saturation) and v


GpY


≧v


Y


+V


tp


(MP: triode),








i




Λ




=K


(


v




GnY




−v




MY




−V




tn


)


2


  (87)










v




MY


=[{2(


v




GpY




−V




tp


)−


v




Y




}v




Y


−(


v




GnY




−V




tn


)


2




]/Q


  (88)






(d) When v


XY


≧v


x


+v


GnY


−V


tn


and v


GpY


≧v


Y


+V


tp


(MN, MP: saturation),








i




Λ




=K


(


v




GnY




−v




MY




−V




tn


)


2


  (89)










v




MA


={(


v




GpY




−V




tp


)


2


−(


v




GnY




−V




tn


)


2




}/Q


  (90)






[2-5] Improvement on V-type I-V Nonlinear Resistor Circuit




In a similar manner as in the previous section, the V-type I-V nonlinear resistor basic circuit described in section [2-3] was improved.




Voltage sources v


X


and v


Y


are added to the terminals A and B in the circuit of

FIG. 5

, respectively. Sixteen different combinations are possible for connecting the voltages sources, as shown in FIGS.


8


(


a


)-


8


(


p


). The shaded box in each of FIGS.


8


(


a


)-


8


(


p


) represents the core circuit shown FIG.


3


. Note that the core circuit is shown upside down. Since the circuits of FIGS.


8


(


a


)-


8


(


p


) have similar characteristics, only the circuit of FIG.


8


(


f


) will be described in detail as an example. The circuit is shown in FIG.


9


.




Voltages of respective nodes with respect to the terminal Y as depicted in

FIG. 9

are given by








v




GnY




={C




N1




v




N1Y




+C




N2


(


v




XY




−v




X




+v




N2B


)}/(


C




N1




+C




N2


)  (91)










v




GpY




={C




P1




v




P1Y




+C




P2Y




v




P2Y


}/(


C




P1




+C




P2


)  (92)










v




DSn




=v




Y




−v




MY


  (93)










v




DSp




=v




XY




−v




X




−v




MY


  (94)










v




GSn




=v




GnY




−v




MY


  (95)










v




GSp




=v




GpY




−v




MY


  (96)






Moreover, the following voltage relationships are found between FIG.


5


and FIG.


9


.








v




BA




=v




XY




−v




X




−v




Y


  (97)










v




MA




=v




MY




−v




Y


  (98)










v




N1A




=v




N1Y




−v




Y


  (99)










v




P1A




=v




P1Y




−v




Y


  (100)










v




P2A




=v




P2Y




−v




Y


  (101)










v




GnA




=v




GnY




−v




Y


  (102)










v




GpA




=v




GpY




−v




Y


  (103)






By substitution of the above equations into corresponding equations in section [2-3], operation equations of the circuit of

FIG. 9

are obtained as follows. In the following, K


n


=K


p


=K is assumed for simplicity.




1. When v


GnY


−v


MY


<V


tn


(MN: cutoff) or v


GpY


−v


MY


>V


tp


(MP: cutoff),








i




v


=0  (104)






2. When v


GnY


−v


MY


≧V


tn


and v


CpY


−v


MY


≦V


tp


(MN, MP: inversion),








i




v


≠0.  (105)






Moreover,




(a) When v


Y


<v


GnY


−V


tn


and v


XY


>v


X


+v


GpY


−V


tp


(MN, MP: triode),








i




v




=K


{2(


v




GnY




−v




MY




−V




tn


)(


v




Y




−v




MY


)−(


v




Y




−v




MY


)


2


}  (106)










v




MY




−[−v




2




XY


+2(


v




GpY




−V




tp


)


v




XY


+{2(


v




XY




−v




GpY




+V




tp


)−


v




X




}v




X


+{2(


V




tn




−v




GnY


)+


v




Y




}v




Y




]/Q


  (107)






(b) When v


Y


<v


GnY


−V


tn


(MN: triode) and v


XY


≦v


X


+v


GpY


−V


tp


(MP: saturation),








i




v




=K


{2(


v




GnY




−v




MY




−V




tn


)(


v




Y




−v




MY


)−(


v




Y




v




MY


)


2


}  (108)










v




MY


=[2(


V




tn




−v




GnY


)+


v




Y


)


v




Y


+(


v




GpY




−V




tp


)


2




]/Q


  (109)






(c) When v


Y


≧v


GnY


−V


tn


(MN: saturation) and v


XY


>v


X


+v


GpY


−V


tp


(MP: triode),








i




v




=K


(


v




GnY




−v




MY




−V




tn


)


2


  (110)










v




MY




=[−v




2




XY


+2(


v




GpY




−V




tp


)


v




XY


+{2(


v




XY




−v




GpY




+V




tp


)−


v




X




}v




X


−(


v




GnY




−V




tn


)


2




]/Q


  (111)






(d) When v


Y


≧v


GnY


−V


tn


and v


XY


≦v


X


+v


GpY


−V


tp


(MN, MP: saturation),








i




v




=K


(


v




GnY




−v




MY




−V




tn


)


2


  (112)










v




MY


={(


v




GpY




−V




tp


)


2


−(


v




GnY




−V




tn


)


2




}/Q


  (113)






[3] Numerical Simulations




I-V characteristics of circuits of

FIG. 7

were calculated through computer simulations utilizing the equations obtained in section [2]. Device parameters used in the simulations are given below,








K




n




=K




p


=300 μA


/V




2












V




tn


=0.7 V










v




tp


=−0.7 V









C




N1




=C




N2




=C




P1




C




P2


=0.1 μF





FIG. 10

shows i


Λ


-v


XY


characteristics, where v


N1Y


and v


X


are parameters, v


P2Y


=−4 V, v


N2Y


=2.5 V, and v


P1A


=v


Y


=0 V.




Further,

FIG. 11

shows i


Λ


-v


XY


characteristics, where v


Y


is a parameter, v


P2Y


=−4 V, v


N1Y


=3 V, v


P1A


=v


X


=0 V, and v


N2Y


=v


Y


.




Next, results of a simulation performed for the circuit of

FIG. 9

will be described.





FIG. 11

shows i


Λ


-v


XY


characteristics of the circuit of

FIG. 7

, where v


Y


is a parameter.





FIG. 12

shows i


v


-v


XY


characteristics, where v


N1Y


and v


X


are parameters, v


P2Y


=−4 V, and v


P1Y


=v


N2B


=v


Y


=0 V.




Moreover,

FIG. 13

shows i


v


-v


XY


characteristics, where v


Y


is a parameter, v


P2Y


=−4 V, v


N1Y


=2.5 V, v


N2B


=v


X


=0V, and v


N2Y


=v


Y


.




The numerical simulations have confirmed that the circuits of the present invention show Λ- and V-shaped I-V characteristics. It has also been proved that the I-V characteristics can be controlled by external voltages and that various nonlinear resistor characteristics can be obtained as shown in FIG.


14


.




[4] Experiments Performed by Use of Discrete Elements




Prototypes of the circuits of the present invention were fabricated by use of discrete electronic components. As MOSFETs MN and MP in the circuits, FETs in CMOS-IC HD14007UBP were used. In addition, coupling capacitances are assumed as C


N1


=C


N2


=C


P1


=C


P2


=0.1 μF.





FIG. 15

shows measured results of i


Λ


-v


XY


characteristics of the circuit of

FIG. 7

, where v


N1Y


and v


X


are parameters, v


P2Y


=−4 V, v


N2Y


=3.2 V, and v


P1A


=v


Y


=0 V. The results correspond to those of numerical simulations shown in FIG.


10


.




Further,

FIG. 16

shows i


Λ


-v


XY


characteristics of the circuit of

FIG. 7

, where v


Y


is a parameter, v


N1Y


=3.5 V, v


P2A


=−4 V, v


P1A


=v


X


=0 V, and v


N2Y


=v


Y


. The results correspond to those of numerical simulations shown in FIG.


11


.




Then,

FIG. 17

shows i


v


-v


XY


characteristics of the circuit of

FIG. 9

, where v


N1Y


and v


X


are parameters, v


P2Y


=−4V, and v


N2B


=v


P1Y


=v


Y


=0 V. The results correspond to those of numerical simulations shown in FIG.


12


.




Moreover,

FIG. 18

shows i


v


-v


XY


characteristics of the circuit of

FIG. 9

, where v


Y


is a parameter, v


P2Y


=−4 V, v


N1Y


=3.2 V, v


N2B


=v


X


0 V, and v


N2Y


=v


Y


. The results correspond to those of numerical simulations shown in FIG.


13


.




The above experimental results are qualitatively consistent with the results of the numerical simulations described in the previous section. That is, the experiments have also proved that the circuits of the present invention show nonlinear resistor characteristics.




As has been described, a nonlinear resistor circuit which can be integrated by use of a standard CMOS process was obtained. According to the circuit of the present invention, a variety of Λ- or V-shaped I-V characteristics can be provided through control of external voltages.




Therefore, the circuit of the present invention may be applicable to various signal processing circuits, oscillators, impedance simulation circuits, memory circuits, logic circuits, and chaos generating circuits. Moreover, the circuit of the present invention is considered applicable to integration of pulse-type hardware chaos neuron circuits (See Fifth reference),




Furthermore, the above application circuits can be made compact through integration by use of a floating-gate technique (see sixth reference and seventh reference).




The present invention is not limited to the above-described embodiments. Numerous modifications and variations of the present invention are possible in light of the spirit of the present invention, and they are not excluded from the scope of the present invention.




As has been described, the present invention provides the following effects.




(1) Λ-type and V-type nonlinear resistance characteristics are both obtained by use of the same circuit configuration.




(2) The nonlinear resistance characteristics can be varied through application of an external control voltage.




(3) Since only enhancement-type MOSFETs are used, the nonlinear resistor circuit can be fabricated in the form of an integrated circuit in a standard CMOS process.




(4) Since nonlinear capacitors can be used for input coupling capacitors, the nonlinear resistor circuit can be fabricated in the form of an integrated circuit in an inexpensive CMOS process in which linear capacitors are not available.




(5) When the size of MOSFETs used in the nonlinear resistor circuit is reduced, the input coupling capacitance can be reduced accordingly. The parasitic capacitance C


0


(see section [1-1]) does not affect the essential characteristics of the circuit. Accordingly, the circuit can be made compact with ease.




(6) Use of vMOSFETs enables the circuit to be rendered very compact, thereby enabling efficient integration of the circuit.




Industrial Applicability




The nonlinear resistor circuit using capacitively-coupled multi-input mosfets according to the present invention is applicable to various types of signal processing circuits, oscillators, inductance simulation circuits, memory circuits, logic circuits, and chaos generators.



Claims
  • 1. A nonlinear resistor circuit using capacitively coupled multi-input MOSFETs, comprising a core circuit which has a nonlinear resistance characteristic and which comprises:(a) an enhancement-type N-channel MOSFET having a capacitively-coupled multi-input gate terminal, (b) an enhancement-type P-channel MOSFET having a capacitively-coupled multi-input gate terminal, and (c) the source terminals of the MOSFETs being connected with each other, wherein, a fifth potential is provided between the drain terminal of the N-channel MOSFET and a first input/output terminal; a sixth potential is provided between the drain terminal of the P-channel MOSFET and a second input/output terminal; a first potential is provided between the drain terminal of the N-channel MOSFET and a first capacitor connected to the gate of the P-channel MOSFET or between the first input/output terminal and the first capacitor; a second potential is provided between the drain terminal of the P-channel MOSFET and a second capacitor connected to the gate of the P-channel MOSFET or between the second input/output terminal and the second capacitor; a third potential is provided between the drain terminal of the P-channel MOSFET and a third capacitor connected to the gate of the N-channel MOSFET or between the second input/output terminal and the third capacitor; and a fourth potential is provided between the drain terminal of the P-channel MOSFET and a fourth capacitor connected to the gate of the N-channel MOSFET or between the second input/output terminal and the fourth capacitor, so that a Λ-type current voltage characteristic, which is varied through application of an external control voltage, is obtained.
  • 2. A nonlinear resistor circuit using capacitively-coupled multi-input MOSFETs, comprising a core circuit which has a nonlinear resistance characteristic and which comprises:(a) an enhancement-type P-channel MOSFET having a capacitively-coupled multi-input gate terminal, (b) an enhancement-type N-channel MOSFET having a capacitively-coupled multi-input gate terminal, and (c) the source terminals of the MOSFETs being connected with each other, wherein, a fifth potential is provided between the drain terminal of the P-channel MOSFET and a first input/output terminal; a sixth potential is provided between the drain terminal of the N-channel MOSFET and a second input/output terminal; a first potential is provided between the drain terminal of the P-channel MOSFET and a first capacitor connected to the gate of the N-channel MOSFET or between the first input/output terminal and the first capacitor; a second potential is provided between the drain terminal of the N-channel MOSFET and a second capacitor connected to the gate of the N-channel MOSFET or between the second input/output terminal and the second capacitor; a third potential is provided between the drain terminal of the N-channel MOSFET and a third capacitor connected to the gate of the P-channel MOSFET or between the second input/output terminal and the third capacitor; and a fourth potential is provided between the drain terminal of the N-channel MOSFET and a fourth capacitor connected to the gate of the P-channel MOSFET or between the second input/output terminal and the fourth capacitor so that a V-type current voltage characteristic, which is varied through application of an external control voltage, is obtained.
Priority Claims (1)
Number Date Country Kind
10-239316 Aug 1998 JP
PCT Information
Filing Document Filing Date Country Kind
PCT/JP99/04357 WO 00
US Referenced Citations (2)
Number Name Date Kind
4306300 Terman et al. Dec 1981 A
5937399 Ohmi et al. Aug 1999 A
Non-Patent Literature Citations (4)
Entry
IEICE Transactions, vol. E82-A, No. 9, Sep. 1999, pp 1926-1936.
IEEE Transactions on Electron Devices, Jul. 1974, pp 448-449.
IEEE Transactions on Circuit Theory, 1963, pp. 25-35.
IEEE Journal of Solid-State Circuits, vol. 31, No. 8, Aug. 1996, pp. 1123-1131.