Claims
- 1. A nonvolatile memory system comprising:a novolatile memory including a pluarlity of memory cells each of which has one of pluarlity of threshold voltage distributions; and a controller controlling an operation to said nonvolatile memory, wherein said operation includes a read data operation, a write data operation and an erase data operation, wherein said nonvolatile memory reads out data from ones of memory cells, when said controller controls said read data operation, wherein said read data operation, ones of said memory cells are supplied intially with a first read voltage having a voltage potential between a first lowest threshold voltage disrtubution and a second lowest thresold voltage distribution, and wherein said ones of said memory cells without stored first data corresponding to said lowest thresold voltage distribution are supplied a second read voltage having a voltage potential between a second lowest threshold voltage and a third lowest threshold voltage next.
- 2. A nonvolatile memory system according to claim 1, wherein said ones of said memory cells without memory cells already reading out data are supplied a last read voltage having a voltage potential between a first highest threshold voltage and a second highest threshold voltage.
- 3. A nonvolatile memory system according to claim 2, said nonvolatile memory further comprising a pre-charge circuit and a pluarity of data lines each of which is coupled to corresponding memory cells,wherein said pre-charge circuit supplies said precharge voltage to said data lines coupled to said ones of said memory cells before supplying said read voltage to said ones of said memory cells.
- 4. A nonvolatile memory system comprising:a nonvolatile memory including a pre-charge circuit, a plurality of data lines, and a plurality of memory cells, each of which has one of a plurality of threshold voltage distribution; and a controller controlling an operation of said nonvolatile memory, wherein each of said data lines is coupled to corresponding memory cells, wherein said operation includes a read data operation, a write data operation and an erase data operation, wherein said nonvolatile memory reads out data from ones of said memory cells, when said controller controls said read data operation, wherein, in a first step of said read data operation, said ones of said memory cells are supplied intially with a first read voltage having a voltage potential between a first lowest threshold voltage distribution and a second lowest threshold voltage distribution, and said pre-charge circuit supplies a pre-charge voltage to said data lines coupled to said ones of said memory cells before supplying said read voltage to said ones of said memory cells, and wherein, in a second step of said read data operation, said ones of said memory cells are supplied a second read voltage having a voltage potential between the second lowest threshold voltage and a third lowest threshold voltage, and said pre-charge circuit supplies said pre-charge voltage to said data lines which are not connected to memory cells storing first data corresponding to said lowest threshold voltage distribution.
- 5. A nonvolatile memory system according to claim 4,wherein, in a third step of said read data operation, said ones of said memory cells are supplied a third read voltage having a voltage potential between a first highest threshold voltage and a second highest threshold voltage, and said pre-charge circuit supplies said pre-charge voltage to said data lines which are not connected to memory cells already reading out data.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-341426 |
Dec 1996 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 09/497,212, filed on Feb. 3, 2000, now U.S. Pat. No. 6,222763; which is a continuation of application Ser. No. 08/994,995, filed on Dec. 19, 1997 (now U.S. Pat. No. 6,026,014 ).
US Referenced Citations (8)
Foreign Referenced Citations (2)
Number |
Date |
Country |
7-14031 |
Jan 1995 |
JP |
11224491 |
Aug 1999 |
JP |
Non-Patent Literature Citations (1)
Entry |
Betty Prince, “Semiconductor Memories”, 1983, 2nd Edition, pp. 102-103. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/497212 |
Feb 2000 |
US |
Child |
09/828967 |
|
US |
Parent |
08/994995 |
Dec 1997 |
US |
Child |
09/497212 |
|
US |