Claims
- 1. A nonvolatile semiconductor memory device comprising:a semiconductor substrate of a first conductivity type; a stacked gate portion formed by stacking a tunnel insulating film, a floating gate, a capacitive insulating film and a control gate in this order over the semiconductor substrate; source/drain regions of a second conductivity type, which are formed in an active region under the surface of the semiconductor substrate so as to sandwich the stacked gate portion therebetween; and a diffusion layer of the first conductivity type surrounding the bottom of the drain region of the second conductivity type, wherein the drain region at least includes a first diffusion layer containing a first impurity of the second conductivity type, and a second diffusion layer containing a second impurity of the second conductivity type, the second diffusion layer being adjacent to the first diffusion layer and overlapping with an entire edge region of the stacked sate portion in a gate width direction in the active region, and wherein the diffusion layer of the first conductivity type surrounds the bottoms of the first and second diffusion layers.
- 2. The device of claim 1, further comprising:insulator sidewalls provided on the side surfaces of the stacked gate portion; and a third diffusion layer of the second conductivity type which is formed, as a part of the drain region, in the vicinity of the insulator sidewalls in the semiconductor substrate wherein the bottom of the third diffusion layer is surrounded by the first diffusion layer.
- 3. The device of claim 2, wherein the source region is made of a fourth diffusion layer of the second conductivity type formed in the vicinity of the insulator sidewalls in the semiconductor substrate, a fifth diffusion layer of the second conductivity type surrounding the bottom of the fourth diffusion layer and a sixth diffusion layer of the second conductivity type surrounding the bottom of the fifth diffusion layer.
- 4. The device of claims 1 or 2, wherein the first impurity is arsenic and the second impurity is phosphorus.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-261570 |
Sep 1997 |
JP |
|
Parent Case Info
This application is a Divisional of application Ser. No. 09/158,985 filed Sep. 23, 1998 now U.S. Pat. No. 6,030,869.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
60-134477 |
Jul 1985 |
JP |
Non-Patent Literature Citations (2)
Entry |
Y. Ohshima et al., “Process and Device Technologies for 16Mbit EPROMs with Large-Tilt-Angle Implanted P-Pocket Cell”, 190 IEEE IEDM pp. 95-98, 1990. |
H. Kume et al., “A Flash-Erase EEPROM Cell with an Asymmetric Source and Drain Structure”, 1987 IEEE IEDM, pp. 560-563, 1987. |