Claims
- 1. A nonvolatile semiconductor memory device comprising:
a plurality of memory cells each of which has a control gate and a floating gate and which has a threshold voltage corresponding to data; a plurality of word lines each of which is coupled with corresponding memory cells of said plurality of memory cells; a plurality of data lines each of which is coupled with corresponding memory cells of said plurality of memory cells; data latch circuits each of which is coupled to a corresponding data line of said plurality of data lines and which stores data to be written; and sense latch circuits each of which is coupled to a corresponding data line of said plurality of data lines and which stores data read out from memory cells coupled to a selected word line, wherein when occurrence of an erratic bit is detected based on data stored in said sense latch circuits and data stored in said data latch circuits, data of a memory cell associated with said erratic bit is corrected.
- 2. The nonvolatile semiconductor memory device according to claim 1, wherein data lines coupled to data latch circuits storing data of a predetermined state are precharged in an erratic bit detection.
- 3. The nonvolatile semiconductor memory device according to claim 2, wherein a word line is supplied with a first voltage which is lower than a read voltage of a normal read operation, in said erratic bit detection.
- 4. The nonvolatile semiconductor memory device according to claim 3, wherein said sense latch circuits store data read out from memory cells by being applied with said first voltage to a word line, in said erratic bit detection.
- 5. The nonvolatile semiconductor memory device according to claim 4, wherein each of said plurality of data lines is coupled with a discharge MOSFET, and each of said plurality of data lines is discharged when said discharge MOSFET is an ON state.
- 6. The nonvolatile semiconductor memory device according to claim 5, further comprising MOSFETs each of which is coupled with a gate thereof to an output of a corresponding sense latch circuit, wherein each of said MOSFETs selectivity becomes an ON state by data stored in said sense latch circuits.
- 7. The nonvolatile semiconductor memory device according to claim 6, wherein data of a memory cell associated with said erratic bit is corrected by use of said sense latch circuits.
- 8. The nonvolatile semiconductor memory device according to claim 7, wherein each of said plurality of memory cells stores multi-level data.
- 9. The nonvolatile semiconductor memory device according to claim 7, wherein each of said plurality of memory cells stores data of two bits.
- 10. The nonvolatile semiconductor memory device according to claim 1, wherein each of said plurality of memory cells store multi-level data.
- 11. The nonvolatile semiconductor memory device according to claim 9, wherein each of said plurality of memory cells store data of two bits.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-180859 |
Jul 1996 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of U.S. patent application Ser. No. 08/890,396, filed Jul. 9, 1997, the entire disclosure of which is incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
08890396 |
Jul 1997 |
US |
Child |
09342223 |
Jun 1999 |
US |